SGLS147A - JANUARY 2003 - REVISED MARCH 2003

- Controlled Baseline
   One Assembly/Test Site, One Fabrication
- Site
  Extended Temperature Performance of -40°C to 105°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree<sup>†</sup>
- Precision 1% Reference
- Over-Current Sense Threshold Accurate to 5%
- Programmable Duty-Ratio Over-Current Protection

<sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- 4.5 V to 36 V Operation
- 100 mA Output Drive, Source or Sink
- Under-Voltage Lockout

•

- Adjustable Current Limit to Current Sense Ratio
- Separate +V<sub>IN</sub> terminal
- Programmable Driver Current Limit
- Access to VREF and E/A(+)
- Logic-Level Disable Input



## description

NC = No Connect

The UC2832 series of precision linear regulators include all the control functions required in the design of very low dropout linear regulators. Additionally, they feature an innovative duty-ratio current limiting technique which provides peak load capability while limiting the average power dissipation of the external pass transistor during fault conditions. When the load current reaches an accurately programmed threshold, a gated-astable timer is enabled, which switches the regulator's pass device off and on at an externally programmable duty-ratio. During the on-time of the pass element, the output current is limited to a value slightly higher than the trip threshold of the duty-ratio timer. The constant-current-limit is programmable on the UC2832 to allow higher peak current during the on-time of the pass device. With duty-ratio control, high initial load demands and short circuit protection may both be accommodated without extra heat sinking or foldback current limiting. Additionally, if the timer pin is grounded, the duty-ratio timer is disabled, and the IC operates in constant-voltage/constant-current regulating mode.

These IC's include a 2 Volt ( $\pm$ 1%) reference, error amplifier, UVLO, and a high current driver that has both source and sink outputs, allowing the use of either NPN or PNP external pass transistors. Safe operation is assured by the inclusion of under-voltage lockout (UVLO) and thermal shutdown.

### **ORDERING INFORMATION<sup>‡</sup>**

| TA             | PACK     | AGE§          | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------|---------------|--------------------------|---------------------|
| –40°C to 105°C | SOP – DW | Tape and reel | UC2832TDWREP             | UC2832TEP           |
| –40°C to 105°C | SOP – DW | Tube          | UC2832TDWEP              | UC2832TEP           |

<sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2003, Texas Instruments Incorporated

SGLS147A - JANUARY 2003 - REVISED MARCH 2003

## block diagram



## **Ordering Information**





SGLS147A - JANUARY 2003 - REVISED MARCH 2003

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†‡</sup>

| V <sub>IN</sub> supply voltage                                         | 40 V                     |
|------------------------------------------------------------------------|--------------------------|
| Driver output current (sink or source), IO                             |                          |
| Driver sink to source voltage                                          | 40 V                     |
| TRC pin voltage                                                        | –0.3 V to 3.2 V          |
| Other input voltages                                                   | –0.3 V to supply voltage |
| Operating jucntion temperature range, T <sub>J</sub>                   | –55°C to 150°C           |
| Storage temperature range, T <sub>stg</sub>                            | –65°C to 150°C           |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds | 300°C                    |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

<sup>‡</sup> Unless otherwise indicated, voltages are reference to ground and currents are positive into and negative out of the specified terminals.

# electrical characteristics, $T_A = -40^{\circ}$ C to $105^{\circ}$ C for the UC2832T-EP, +V<sub>IN</sub> = 15 V, Driver sink = +V<sub>IN</sub>, C/S(+) voltage = +V<sub>IN</sub>, and $T_A = T_J$ (unless otherwise stated)

| PARAMETER                       | TEST CON                                                          | MIN                     | ТҮР                 | MAX  | UNITS |      |      |
|---------------------------------|-------------------------------------------------------------------|-------------------------|---------------------|------|-------|------|------|
| Input Supply                    |                                                                   |                         |                     |      |       |      |      |
|                                 | +V <sub>IN</sub> = 6 V                                            | +V <sub>IN</sub> = 6 V  |                     |      |       |      |      |
| Supply current                  | +V <sub>IN</sub> = 36 V                                           |                         |                     |      | 9.5   | 15   | mA   |
|                                 | Logic Disable = 2 V                                               |                         |                     |      | 3.3   | 10   |      |
| Reference Section               |                                                                   |                         |                     |      |       |      |      |
| Outrast unknow                  | 1 40 mA                                                           |                         | $T_J = 25^{\circ}C$ | 1.98 | 2     | 2.02 | v    |
| Output voltage                  | I <sub>DRIVER</sub> = 10 mA                                       |                         | TJ = Full range     | 1.96 | 2     | 2.04 | V    |
| Load regulation voltage         | I <sub>OUT</sub> = 0 to 10 mA                                     |                         | ·                   | -10  | -5    | 10   | mV   |
| Line regulation                 | +V <sub>IN</sub> = 4.5 V to 36 V,                                 | IDF                     | RIVER = 10 mA       |      | 0.033 | 0.5  | mV/V |
| Under-voltage lockout threshold |                                                                   |                         |                     |      | 3.6   | 4.5  | V    |
| Logic Disable Input             |                                                                   |                         |                     |      |       |      |      |
| Threshold voltage               |                                                                   |                         |                     | 1.3  | 1.4   | 1.5  | V    |
| Input bias current              | Logic Disable = 0 V                                               |                         |                     | -5   | -1    | 0.1  | μA   |
| Current Sense Section           |                                                                   |                         |                     |      |       |      |      |
| Comparator offset               | $T_J = 25^{\circ}C$                                               | $T_J = 25^{\circ}C$     |                     |      |       |      | mV   |
| Comparator onset                | T <sub>J</sub> = Full range                                       | 93                      | 100                 | 107  | mv    |      |      |
|                                 | V <sub>ADJ</sub> = Open                                           | V <sub>ADJ</sub> = Open |                     |      |       |      |      |
| Amplifier offset                | V <sub>ADJ</sub> = 1 V                                            |                         |                     | 180  | 235   | 290  | mV   |
|                                 | $V_{ADJ} = 0 V$                                                   |                         |                     |      |       |      |      |
| Input bias current              | $V_{CM} = +V_{IN}$                                                |                         |                     | 65   | 100   | 135  | μA   |
| Input offset current            | $V_{CM} = +V_{IN}$                                                |                         |                     | -10  |       | 10   | μA   |
| Amplifier CMRR                  | $V_{CM} = 4.1 \text{ V to } + \text{V}_{IN} + 0.3 \text{ V}_{IN}$ | /                       |                     |      | 80    |      | dB   |
| Transconductance                | $I_{COMP} = \pm 100  \mu A$                                       |                         |                     |      | 65    |      | ms   |
| V <sub>ADJ</sub> input current  | V <sub>ADJ</sub> = 0 V                                            |                         |                     | -10  | -1    |      | μA   |



SGLS147A – JANUARY 2003 – REVISED MARCH 2003

| electrical characteristics, $T_{\Delta} = -40^{\circ}$ C to $105^{\circ}$ C for the UC2832T-EP, $+V_{IN} = 15$ V, Driver sink = $+V_{IN}$ , |
|---------------------------------------------------------------------------------------------------------------------------------------------|
| C/S(+) voltage = +V <sub>IN</sub> , and $T_A = T_J$ (unless otherwise stated)                                                               |

| PARAMETER                                 | TEST CC                                         | NDITIONS                       | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------------|-------------------------------------------------|--------------------------------|------|------|------|-------|
| Timer                                     |                                                 |                                |      |      |      |       |
| Inactive leakage current                  | $C/S(+) = C/S(-) = +V_{IN},$                    | TRC pin = 2 V                  |      | 0.25 | 1    | μΑ    |
| Active pull-up current                    | $C/S(+) = +V_{IN},$ $C/S(-TRC pin = 0 V$        | -) = $+V_{IN} - 0.4 V$ ,       | -345 | -270 | -175 | μA    |
| Duty ratio (See Note 1)                   | ontime/period, R <sub>T</sub> =                 | 200 kΩ, $C_{T} = 0.27 \ \mu F$ |      | 4.8  |      | %     |
| Period (See Notes 1 and 2)                | ontime + offtime, R <sub>T</sub> =              | 200 kΩ, $C_{T} = 0.27  \mu F$  |      | 36   |      | ms    |
| Upper trip threshold (V <sub>u</sub> )    |                                                 |                                |      | 1.8  |      | V     |
| Lower trip threshold (VI)                 |                                                 |                                |      | 0.9  |      | V     |
| Trip threshold ratio                      | V <sub>u</sub> / V <sub>I</sub>                 |                                |      | 2.0  |      | V/V   |
| Error Amplifier Section                   |                                                 |                                |      |      |      |       |
| Input offset voltage                      | $V_{CM} = V_{COMP} = 2 V$                       | -8                             |      | 8    | mV   |       |
| Input bias current                        | $V_{CM} = V_{COMP} = 2 V$                       |                                | -4.5 | -1.1 |      | μΑ    |
| Input offset current                      | V <sub>CM</sub> = V <sub>COMP</sub> = 2 V       |                                | -1.5 |      | 1.5  | μA    |
| Open loop voltage gain (A <sub>VOL)</sub> | V <sub>COMP</sub> = 1 V to 13 V                 |                                | 50   | 70   |      | dB    |
| Common mode rejection ratio (CMRR)        | $V_{CM} = 0 V$ to $+V_{IN} - 3 V$               |                                | 60   | 80   |      | dB    |
| PSRR                                      | V <sub>CM</sub> = 2 V, +V <sub>IN</sub> = 4.5 V | to 36 V                        |      | 90   |      | dB    |
| Transconductance                          | $I_{COMP} = \pm 10  \mu A$                      |                                |      | 4.3  |      | ms    |
| High-level output voltage (VOH)           | I <sub>COMP</sub> = 0, Volts                    | below +VIN                     |      | 0.95 | 1.3  | V     |
| Low-level output voltage (VOL)            | $I_{COMP} = 0$                                  | I <sub>COMP</sub> = 0          |      |      |      |       |
| Output high current (IOH)                 | VCOMP = 2 V                                     |                                |      |      |      |       |
|                                           |                                                 | $C/S(-) = +V_{IN}$             | 100  | 500  | 700  | μΑ    |
| Output low current (I <sub>OL</sub> )     | V <sub>COMP</sub> = 2 V                         | $C/S(-) = +V_{IN} - 0.4 V$     | 2    | 6    |      | mA    |

NOTES: 1. These parameters are first-order supply-independent, however, both may vary with supply for +V<sub>IN</sub> less than about 4 V. This supply variation will cause a slight change in the timer period and duty cycle, although a high off-time/on-time ratio will be maintained.

2. With recommended RT value of 200 kΩ, TOFF  $\approx$  RT CT \* In(Vu/VI)  $\pm$  10%.



SGLS147A - JANUARY 2003 - REVISED MARCH 2003

# electrical characteristics, $T_A = -40^{\circ}$ C to $105^{\circ}$ C for the UC2832T-EP, +V<sub>IN</sub> = 15 V, Driver sink = +V<sub>IN</sub>, C/S(+) voltage = +V<sub>IN</sub>, and $T_A = T_J$ (unless otherwise stated)

| PARAMETER                          | TEST CONDIT                                                                                           | MIN                                                                                                                | TYP   | MAX  | UNITS |    |  |
|------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------|-------|----|--|
| Driver Section                     | ·                                                                                                     |                                                                                                                    | •     |      |       |    |  |
| Na                                 |                                                                                                       | T <sub>J</sub> = 25°C                                                                                              | 200   | 300  | 400   |    |  |
| Maximum current                    | Driver limit and source pins common                                                                   | T <sub>J</sub> = Full range                                                                                        | 100   | 300  | 450   | mA |  |
| Limiting voltage                   | Driver limit to source voltage at curre ISOURCE = $-10 \text{ mA}$ , T <sub>J</sub> = $25^{\circ}$ C, | Driver limit to source voltage at current limit,<br>ISOURCE = $-10 \text{ mA}$ , T <sub>J</sub> = 25°C, See Note 3 |       |      |       |    |  |
| Internal current sense resistance  | $T_J = 25^{\circ}C$ , See Note 3                                                                      | $T_J = 25^{\circ}C$ , See Note 3                                                                                   |       |      |       | Ω  |  |
|                                    |                                                                                                       | Driver sink = $+V_{IN} - 1 V$                                                                                      | -800  | -300 | -100  |    |  |
| Pull-up current at driver sink     | Compensation/Shutdown = 0.4 V                                                                         | +V <sub>IN</sub> = 36 V,<br>Driver sink = 35 V                                                                     | -1000 | -300 | -75   | μΑ |  |
| Pull-down current at driver source | Compensation/Shutdown = 0.4 V,<br>Driver source = 1 V                                                 | 150                                                                                                                | 300   | 700  | μΑ    |    |  |
| Saturation voltage sink to source  | Driver source = 0 V, Driver current                                                                   | = 100 mA                                                                                                           |       | 1.5  |       | V  |  |
| Maximum source voltage             | Driver sink = $+V_{IN}$ , Driver current = Volts below $+V_{IN}$                                      | 100 mA,                                                                                                            |       | 3    |       | V  |  |
| UVLO sink leakage                  | $+V_{IN} = C/S(+) = C/S(-) = 2.5 V$ , Dr<br>Driver source = 0 V, $T_A = 2$                            |                                                                                                                    | 25    |      | μΑ    |    |  |
| Maximum reverse source voltage     | Compensation/Shutdown = 0 V, I <sub>SO</sub><br>(+)V <sub>IN</sub> = 3 V                              |                                                                                                                    | 1.6   |      | V     |    |  |
| Thermal shutdown                   |                                                                                                       |                                                                                                                    |       | 160  |       | °C |  |

NOTES: 3. The internal current limiting voltage has a temperature dependence of approximately –2.0 mV/°C, or –2800 ppm/°C. The internal 2.4 Ω sense resistor has a temperature dependance of approximately +1500 ppm/°C.







SGLS147A - JANUARY 2003 - REVISED MARCH 2003

## APPLICATION AND OPERATION INFORMATION

## **Estimating Maximum Load Capacitance**

For any power supply, the rate at which the total output capacitance can be charged depends on the maximum output current available and on the nature of the load. For a constant-current current-limited power supply, the output will come up if the load asks for less than the maximum available short-circuit limit current.

To ensure recovery of a duty-ratio current-limited power supply from a short-circuited load condition, there is a maximum total output capacitance which can be charged for a given unit ON time. The design value of ON time can be adjusted by changing the timing capacitor. Nominally,  $T_{ON} = 0.693 \times 10 \text{ k}\Omega \times C_{T}$ .

Typically, the IC regulates output current to a maximum of  $I_{MAX} = K \times I_{TH}$ , where  $I_{TH}$  is the timer trip-point current, and

 $K = \frac{\text{Current Sense Amplifier Offset Voltage}}{100 \text{ mA}}$ 

and is variable from 1.35 to 3.05 with  $\ensuremath{V_{\text{ADJ}}}$  .

For a worst-case constant-current load of value just less than I<sub>TH</sub>, C<sub>MAX</sub> can be estimated from:

$$\boldsymbol{C}_{\mbox{MAX}} = \left( \frac{K-1}{TH} \right) \times \left( \frac{T_{\mbox{ON}}}{V_{\mbox{OUT}}} \right)$$

where  $\mathsf{V}_{\text{OUT}}$  is the nominal regulator output voltage.

For a resistive load of value  $R_L$ , the value of  $C_{MAX}$  can be estimated from:



Figure 2. Current Sense Amplifier Offset Voltage vs VADJ



SGLS147A - JANUARY 2003 - REVISED MARCH 2003



## APPLICATION AND OPERATION INFORMATION



Figure 5. Load Current, Timing Capacitor Voltage, and Output Voltage of the Regulator Under Fault Conditions



SGLS147A - JANUARY 2003 - REVISED MARCH 2003

## APPLICATION AND OPERATION INFORMATION

## UCx832 Error Amplifier



## Figure 6. UCx832 Error Amplifier

#### UCx832 Error Amplifier







### UCx832 Current Sense Amplifier



#### Figure 7. UCx832 Current Sense Amplifier

#### UCx832 Current Sense Amplifier





Figure 9. UCx832 Current Sense Amplifier





www.ti.com

## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| UC2832TDWEP      | ACTIVE                | SOIC         | DW                 | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC2832TDWREP     | ACTIVE                | SOIC         | DW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| V62/03633-01XE   | ACTIVE                | SOIC         | DW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC2832-EP :

Catalog: UC2832





www.ti.com

13-Oct-2011

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

## TAPE AND REEL INFORMATION

## REEL DIMENSIONS

TEXAS INSTRUMENTS





#### TAPE DIMENSIONS



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2832TDWREP | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

14-Jul-2012



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2832TDWREP | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products               |                                 | Applications                  |                                   |
|------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                  | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers             | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters        | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products          | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                    | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers      | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface              | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                  | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt             | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers       | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                   | www.ti-rfid.com                 |                               |                                   |
| OMAP Mobile Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity  | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated