



# 3.0A Ultra-LDO with Programmable Soft-Start

Check for Samples: TPS744xx

#### **FEATURES**

- Soft-Start (SS) Pin Provides a Linear Startup with Ramp Time Set by External Capacitor
- 1% Accuracy Over Line, Load, and Temperature
- Supports Input Voltages as Low as 0.9V with External Bias Supply
- Adjustable Output (0.8V to 3.6V)
- Fixed Output (0.9V to 3.6V)
- Ultra-Low Dropout: 115mV at 3.0A (typ)
- Stable with Any or No Output Capacitor
- Excellent Transient Response
- Available in 5mm x 5mm x 1mm QFN and DDPAK-7 Packages
- Open-Drain Power-Good (QFN only)
- Active High Enable

#### **APPLICATIONS**

- FPGA Applications
- DSP Core and I/O Voltages
- Post-Regulation Applications
- Applications with Special Start-Up Time or Sequencing Requirements
- Hot-Swap and Inrush Controls



Figure 1. Turn-On Response

#### DESCRIPTION

The TPS744xx low-dropout (LDO) linear regulators provide an easy-to-use robust power management solution for a wide variety of applications. Userprogrammable soft-start minimizes stress on the input power source by reducing capacitive inrush current on start-up. The soft-start is monotonic and wellsuited for powering many different types of processors and ASICs. The enable input and powergood output allow easy sequencing with external regulators. This complete flexibility permits the user to configure a solution that will meet the sequencing requirements FPGAs. DSPs. and of other applications with specific start-up requirements.

A precision reference and error amplifier deliver 1% accuracy over load, line, temperature, and process. Each LDO is stable with low-cost ceramic output capacitors and the device family is fully specified from –40°C to +125°C. The TPS744xx is offered in a small (5mm × 5mm) QFN package, yielding a highly compact total solution size. For applications that require additional power dissipation, the DDPAK (KTW) package is also available.

#### ADJUSTABLE VOLTAGE VERSION



#### FIXED VOLTAGE VERSION



Figure 2. Typical Application Circuits

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT                       | V <sub>OUT</sub> <sup>(2)</sup>                                                                                                          |
|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| TPS744 <b>xx <i>yyy z</i></b> | XX is nominal output voltage (for example, 12 = 1.2V, 15 = 1.5V, 01 = Adjustable). (3) YYY is package designator. Z is package quantity. |

- (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.
- (2) Output voltages from 0.9V to 1.5V in 50mV increments and 1.5V to 3.6V in 100mV increments are available through the use of innovative factory EEPROM programming; minimum order quantities may apply. Contact factory for details and availability.
- (3) For fixed 0.8V operation, tie FB to OUT.

# **ABSOLUTE MAXIMUM RATINGS**(1)

At  $T_J = -40$ °C to +125°C, unless otherwise noted. All voltages are with respect to GND.

|                                                         | TPS744xx                 | UNIT  |
|---------------------------------------------------------|--------------------------|-------|
| V <sub>IN</sub> , V <sub>BIAS</sub> Input voltage range | −0.3 to +6               | V     |
| V <sub>EN</sub> Enable voltage range                    | -0.3 to +6               | V     |
| V <sub>PG</sub> Power-good voltage range                | -0.3 to +6               | V     |
| I <sub>PG</sub> PG sink current                         | 0 to +1.5                | mA    |
| V <sub>SS</sub> SS pin voltage range                    | -0.3 to +6               | V     |
| V <sub>FB</sub> Feedback pin voltage range              | −0.3 to +6               | V     |
| V <sub>OUT</sub> Output voltage range                   | $-0.3$ to $V_{IN} + 0.3$ | V     |
| I <sub>OUT</sub> Maximum output current                 | Internally limited       |       |
| Output short circuit duration                           | Indefinite               |       |
| P <sub>DISS</sub> Continuous total power dissipation    | See Thermal Information  | Table |
| T <sub>J</sub> Operating junction temperature range     | -40 to +150              | °C    |
| T <sub>STG</sub> Storage junction temperature range     | -55 to +150              | °C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



#### THERMAL INFORMATION

|                  | THERMAL METRIC <sup>(1)(2)</sup>                    | TPS74         | TPS744xx <sup>(3)</sup> |       |  |  |
|------------------|-----------------------------------------------------|---------------|-------------------------|-------|--|--|
|                  | THERMAL METRIC                                      | RGW (20 PINS) | KTW (7 PINS)            | UNITS |  |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (4)          | 35.4          | 26.6                    |       |  |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (5)       | 32.4          | 41.7                    |       |  |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance <sup>(6)</sup> | 14.7          | 12.5                    | °C/W  |  |  |
| ΨЈТ              | Junction-to-top characterization parameter (7)      | 0.4           | 4.0                     | C/VV  |  |  |
| ΨЈВ              | Junction-to-board characterization parameter (8)    | 14.8          | 7.3                     |       |  |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (9)    | 3.9           | 0.3                     |       |  |  |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953A.
- (2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.
- (3) Thermal data for the RGW and KTW packages are derived by thermal simulations based on JEDEC-standard methodology as specified in the JESD51 series. The following assumptions are used in the simulations:
  - (a) i. RGW: The exposed pad is connected to the PCB ground layer through a 4x4 thermal via array.
    - ii. KTW: The exposed pad is connected to the PCB ground layer through a 6x6 thermal via array.
  - (b) Each of top and bottom copper layers has a dedicated pattern for 20% copper coverage.
  - (c) These data were generated with only a single device at the center of a JEDEC high-K (2s2p) board with 3in x 3in copper area. To understand the effects of the copper area on thermal performance, refer to the *Power Dissipation* and *Estimating Junction Temperature* sections.
- (4) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (5) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the top of the package. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (6) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (7) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain θ<sub>JA</sub> using a procedure described in JESD51-2a (sections 6 and 7).
- (8) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data to obtain θ<sub>JA</sub> using a procedure described in JESD51-2a (sections 6 and 7).
- (9) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.



#### **ELECTRICAL CHARACTERISTICS**

At  $V_{EN}$  = 1.1V,  $V_{IN}$  =  $V_{OUT}$  + 0.3V,  $C_{IN}$  =  $C_{BIAS}$  = 0.1 $\mu$ F,  $C_{OUT}$  = 10 $\mu$ F,  $I_{OUT}$  = 50mA,  $V_{BIAS}$  = 5.0V, and  $T_J$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_J$  = +25°C.

| PARAMETER                                          |                                                                 |                                                                                               | TPS744xx           |                       |       |                 |  |
|----------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|-----------------------|-------|-----------------|--|
|                                                    |                                                                 | TEST CONDITIONS                                                                               | MIN                | TYP                   | MAX   | UNIT            |  |
| $V_{\text{IN}}$                                    | Input voltage range                                             |                                                                                               | $V_{OUT} + V_{DO}$ |                       | 5.5   | V               |  |
| $V_{BIAS}$                                         | Bias pin voltage range                                          |                                                                                               | 2.375              |                       | 5.25  | V               |  |
| $V_{REF}$                                          | Internal reference (Adj.)                                       | $T_J = +25$ °C                                                                                | 0.796              | 0.8                   | 0.804 | V               |  |
| Output voltage range                               |                                                                 | $V_{IN} = 5V$ , $I_{OUT} = 1.5A$ , $V_{BIAS} = 5V$                                            | $V_{REF}$          |                       | 3.6   | V               |  |
| V <sub>OUT</sub>                                   | Accuracy <sup>(1)</sup>                                         | $2.97V \le V_{BIAS} \le 5.25V$ , $V_{OUT} + 1.62V \le V_{BIAS}$ , $50mA \le I_{OUT} \le 3.0A$ | -1                 | ±0.2                  | +1    | %               |  |
| \/ \/ \/                                           | Line regulation                                                 | $V_{OUT\ (NOM)} + 0.3 \le V_{IN} \le 5.5V, QFN$                                               |                    | 0.0005                | 0.05  | %/\             |  |
| $V_{OUT}/V_{IN}$                                   | Line regulation                                                 | $V_{OUT\ (NOM)} + 0.3 \le V_{IN} \le 5.5V$ , DDPAK                                            |                    | 0.0005                | 0.06  | 70/             |  |
| , ,,                                               | 1                                                               | 0mA ≤ I <sub>OUT</sub> ≤ 50mA                                                                 |                    | 0.013                 |       | %/m             |  |
| ' <sub>OUT</sub> /l <sub>OUT</sub> Load regulation |                                                                 | 50mA ≤ I <sub>OUT</sub> ≤ 3.0A                                                                |                    | 0.03                  |       | %/              |  |
|                                                    | V(2)                                                            | I <sub>OUT</sub> = 3.0A, V <sub>BIAS</sub> – V <sub>OUT (NOM)</sub> ≥ 1.62V, QFN              |                    | 115                   | 195   |                 |  |
| $V_{DO}$                                           | V <sub>IN</sub> dropout voltage <sup>(2)</sup>                  | $I_{OUT} = 3.0A$ , $V_{BIAS} - V_{OUT (NOM)} \ge 1.62V$ , DDPAK                               |                    | 120                   | 240   | m\              |  |
|                                                    | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup>                | $I_{OUT} = 3.0A$ , $V_{IN} = V_{BIAS}$                                                        |                    |                       | 1.62  | V               |  |
| I <sub>CL</sub> Current limit                      |                                                                 | $V_{OUT} = 80\% \times V_{OUT (NOM)}$ , QFN                                                   | 3.8                |                       | 6.0   |                 |  |
|                                                    |                                                                 | V <sub>OUT</sub> = 80% × V <sub>OUT (NOM)</sub> , DDPAK                                       | 3.5                |                       | 6.0   | A               |  |
| I <sub>BIAS</sub>                                  | Bias pin current                                                | I <sub>OUT</sub> = 0mA to 3.0A                                                                |                    | 2                     | 4     | m/              |  |
| I <sub>SHDN</sub>                                  | Shutdown supply current (V <sub>IN</sub> )                      | V <sub>EN</sub> ≤ 0.4V                                                                        |                    | 1                     | 100   | μA              |  |
| I <sub>FB</sub> , I <sub>SNS</sub>                 | Feedback, Sense pin current(3)                                  | I <sub>OUT</sub> = 50mA to 3.0A                                                               | -250               | 95                    | 250   | n/              |  |
|                                                    | Power-supply rejection (V <sub>IN</sub> to V <sub>OUT</sub> )   | 1kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V                |                    | 73                    |       |                 |  |
| DODD (4)                                           |                                                                 | 800kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V,<br>V <sub>OUT</sub> = 1.5V           |                    | 42                    |       | dE              |  |
| PSRR <sup>(4)</sup>                                | Power-supply rejection (V <sub>BIAS</sub> to V <sub>OUT</sub> ) | 1kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V, V <sub>OUT</sub> = 1.5V                |                    | 62                    |       |                 |  |
|                                                    |                                                                 | 800kHz, I <sub>OUT</sub> = 1.5A, V <sub>IN</sub> = 1.8V,<br>V <sub>OUT</sub> = 1.5V           |                    | 50                    |       | dE              |  |
| Noise                                              | Output noise voltage                                            | 100Hz to 100kHz, I <sub>OUT</sub> = 1.5A,<br>C <sub>SS</sub> = 0.001µF                        |                    | 16 × V <sub>OUT</sub> |       | μV <sub>R</sub> |  |
| $V_{TRAN}$                                         | %V <sub>OUT</sub> droop during load transient                   | $I_{OUT}$ = 100mA to 3.0A at 1A/µs, $C_{OUT}$ = 0µF                                           |                    | 4                     |       | %V <sub>0</sub> |  |
| t <sub>STR</sub>                                   | Minimum startup time                                            | I <sub>OUT</sub> = 1.5A, C <sub>SS</sub> = open                                               |                    | 100                   |       | μ               |  |
| I <sub>SS</sub>                                    | Soft-start charging current                                     | V <sub>SS</sub> = 0.4V                                                                        | 0.5                | 0.73                  | 1     | μA              |  |
| V <sub>EN, HI</sub>                                | Enable input high level                                         |                                                                                               | 1.1                |                       | 5.5   | V               |  |
| V <sub>EN, LO</sub>                                | Enable input low level                                          |                                                                                               | 0                  |                       | 0.4   | V               |  |
| V <sub>EN, HYS</sub>                               | Enable pin hysteresis                                           |                                                                                               |                    | 50                    |       | m               |  |
| V <sub>EN, DG</sub>                                | Enable pin deglitch time                                        |                                                                                               |                    | 20                    |       | μ               |  |
| I <sub>EN</sub>                                    |                                                                 | V <sub>EN</sub> = 5V                                                                          |                    | 0.1                   | 1     | μ               |  |
| V <sub>IT</sub>                                    | PG trip threshold                                               | V <sub>OUT</sub> decreasing                                                                   | 86.5               | 90                    | 93.5  | %V <sub>0</sub> |  |
| $V_{HYS}$                                          | PG trip hysteresis                                              |                                                                                               |                    | 3                     |       | %V <sub>0</sub> |  |
| V <sub>PG, LO</sub>                                | PG output low voltage                                           | I <sub>PG</sub> = 1mA (sinking), V <sub>OUT</sub> < V <sub>IT</sub>                           |                    |                       | 0.3   | V               |  |
| I <sub>PG, LKG</sub>                               | PG leakage current                                              | $V_{PG} = 5.25V$ , $V_{OUT} > V_{IT}$                                                         |                    | 0.03                  | 1     | μ               |  |
| TJ                                                 | Operating junction temperature                                  |                                                                                               | -40                |                       | +125  | °C              |  |
|                                                    |                                                                 | Shutdown, temperature increasing                                                              |                    | +155                  |       |                 |  |
| $T_{SD}$                                           | Thermal shutdown temperature                                    | Reset, temperature decreasing                                                                 |                    | +140                  |       | °C              |  |

Adjustable devices tested at 0.8V; external resistor tolerance is not taken into account.

Dropout is defined as the voltage from the input to  $V_{OUT}$  when  $V_{OUT}$  is 2% below nominal.

 $I_{\text{FB}},\,I_{\text{SNS}}$  current flow is out of the device. See Figure 12 to Figure 15 for PSRR at different conditions.



#### **BLOCK DIAGRAMS**



Figure 3. Adjustable Voltage Version



Figure 4. Fixed Voltage Versions



# Table 1. Standard 1% Resistor Values for Programming the Output Voltage<sup>(1)</sup>

| R <sub>1</sub> (kΩ) | $R_2$ (k $\Omega$ ) | V <sub>OUT</sub> (V) |
|---------------------|---------------------|----------------------|
| Short               | Open                | 0.8                  |
| 0.619               | 4.99                | 0.9                  |
| 1.13                | 4.53                | 1.0                  |
| 1.37                | 4.42                | 1.05                 |
| 1.87                | 4.99                | 1.1                  |
| 2.49                | 4.99                | 1.2                  |
| 4.12                | 4.75                | 1.5                  |
| 3.57                | 2.87                | 1.8                  |
| 3.57                | 1.69                | 2.5                  |
| 3.57                | 1.15                | 3.3                  |

(1)  $V_{OUT} = 0.8 \times (1 + R_1/R_2)$ 

# Table 2. Standard Capacitor Values for Programming the Soft-Start Time<sup>(1)</sup>

| C <sub>SS</sub> | SOFT-START TIME |
|-----------------|-----------------|
| Open            | 0.1ms           |
| 470pF           | 0.5ms           |
| 1000pF          | 1ms             |
| 4700pF          | 5ms             |
| 0.01µF          | 10ms            |
| 0.015µF         | 16ms            |

 $t_{SS}(s) = \frac{V_{REF} \times C_{SS}}{I_{SS}} = \frac{0.8V \times C_{SS}(F)}{0.73 \mu A} \\ \text{where } t_{SS}(s) = \text{soft-start time in seconds.}$ 



### **PIN CONFIGURATIONS**





### **PIN DESCRIPTIONS**

| NAME    | KTW (DDPAK) | RGW (QFN)       | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IN      | 5           | 5–8             | Unregulated input to the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| EN      | 7           | 11              | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shutdown mode. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                      |
| SS      | 1           | 15              | Soft-Start pin. A capacitor connected on this pin to ground sets the start-up time. If this pin is left floating, the regulator output soft-start ramp time is typically 100µs.                                                                                                                                                                                                                                                                                                                                               |
| BIAS    | 6           | 10              | Bias input voltage for error amplifier, reference, and internal control circuits.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PG      | N/A         | 9               | Power-Good (PG) is an open-drain, active-high output that indicates the status of $V_{OUT}.$ When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high-impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low-impedance state. A pull-up resistor from $10k\Omega$ to $1M\Omega$ should be connected from this pin to a supply up to 5.5V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left floating if output monitoring is not necessary. |
| FB      | 2           | 16              | This pin is the feedback connection to the center tap of an external resistor divider network that sets the output voltage. This pin must not be left floating. (Adjustable version only.)                                                                                                                                                                                                                                                                                                                                    |
| SNS     |             |                 | This pin is the sense connection to the load device. This pin must be connected to $V_{OUT}$ and must not be left floating. (Fixed versions only.)                                                                                                                                                                                                                                                                                                                                                                            |
| OUT     | 3           | 1, 18–20        | Regulated output voltage. No capacitor is required on this pin for stability.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| NC      | N/A         | 2–4, 13, 14, 17 | No connection. This pin can be left floating or connected to GND to allow better thermal contact to the top-side plane.                                                                                                                                                                                                                                                                                                                                                                                                       |
| GND     | 4           | 12              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PAD/TAB |             |                 | Should be soldered to the ground plane for increased thermal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



#### TYPICAL CHARACTERISTICS

At  $T_J = +25^{\circ}C$ ,  $V_{OUT} = 1.5$ V,  $V_{IN} = V_{OUT(TYP)} + 0.3$ V,  $V_{BIAS} = 3.3$ V,  $I_{OUT} = 50$ mA,  $C_{IN} = 1\mu$ F,  $C_{BIAS} = 1\mu$ F,  $C_{SS} = 0.01\mu$ F, and  $C_{OUT} = 10\mu$ F, unless otherwise noted.















#### TYPICAL CHARACTERISTICS (continued)

 $At \ T_J = +25^{\circ}C, \ V_{OUT} = 1.5V, \ V_{IN} = V_{OUT(TYP)} + 0.3V, \ V_{BIAS} = 3.3V, \ I_{OUT} = 50 mA, \ C_{IN} = 1 \mu F, \ C_{BIAS} = 1 \mu F, \ C_{SS} = 0.01 \mu F, \ and \ C_{IN} = 1 \mu F, \ C_{IN} = 1 \mu F$  $C_{OUT} = 10\mu F$ , unless otherwise noted.













Figure 14.



Copyright © 2005-2013, Texas Instruments Incorporated



Figure 15.

Figure 16.

100k



#### TYPICAL CHARACTERISTICS (continued)

100

 $At \ T_J = +25^{\circ}C, \ V_{OUT} = 1.5V, \ V_{IN} = V_{OUT(TYP)} + 0.3V, \ V_{BIAS} = 3.3V, \ I_{OUT} = 50 mA, \ C_{IN} = 1 \mu F, \ C_{BIAS} = 1 \mu F, \ C_{SS} = 0.01 \mu F, \ and \ C_{IN} = 1 \mu F, \ C_{IN} = 1 \mu F$  $C_{OUT} = 10\mu F$ , unless otherwise noted.



**NOISE SPECTRAL DENSITY** V<sub>BIAS</sub>: V<sub>OUT</sub> + 1.62V OUT: 3A Output Spectral Noise Density ( $\mu V/\sqrt{Hz}$ ) V<sub>OUT</sub> = 3.3VČ<sub>IN</sub>: 1μF (Ceramic)  $C_{OUT}^{"}$ : 1  $\mu$ F (Ceramic)  $R_1$ ,  $R_2$ : (see Table 1) 0.1  $\rm V_{OUT}$ = 0.8\ 0.01

Figure 17.

Frequency (Hz) Figure 18.

10k

1k







Figure 21.



## **TYPICAL CHARACTERISTICS (continued)**

At  $T_J$  = +25°C,  $V_{OUT}$  = 1.5V,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.3V,  $V_{BIAS}$  = 3.3V,  $I_{OUT}$  = 50mA,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 1 $\mu$ F,  $C_{SS}$  = 0.01 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F, unless otherwise noted.









### TYPICAL CHARACTERISTICS (continued)

At  $T_J$  = +25°C,  $V_{OUT}$  = 1.5V,  $V_{IN}$  =  $V_{OUT(TYP)}$  + 0.3V,  $V_{BIAS}$  = 3.3V,  $I_{OUT}$  = 50mA,  $C_{IN}$  = 1 $\mu$ F,  $C_{BIAS}$  = 1 $\mu$ F,  $C_{SS}$  = 0.01 $\mu$ F, and  $C_{OUT}$  = 10 $\mu$ F, unless otherwise noted.





#### APPLICATION INFORMATION

The TPS744xx belongs to a family of new generation ultra-low dropout regulators that feature soft-start and tracking capabilities. These regulators use a low current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very low input and output voltages.

The use of an NMOS-pass FET offers several critical advantages for many applications. Unlike a PMOS topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS744xx to be stable with any or even no output capacitor. Transient response is also superior to PMOS topologies, particularly for low  $V_{\text{IN}}$  applications.

The TPS744xx features a programmable, voltage-controlled soft-start circuit that provides a smooth, monotonic start-up and limits startup inrush currents that may be caused by large capacitive loads. A power-good (PG) output is available to allow supply monitoring and sequencing of other supplies. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low  $V_{\rm IN}$  and  $V_{\rm OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often present in processor intensive systems.

# ADJUSTABLE VOLTAGE PART AND SETTING

Figure 30 illustrates a typical application circuit for the TPS74401 adjustable output device.

 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in Figure 30. Refer to Table 1 for sample resistor values of common output voltages. In order to achieve the maximum accuracy specifications,  $R_2$  should be  $\leq 4.99 k\Omega.$ 



Figure 30. Typical Application Circuit for the TPS74401 (Adjustable Version)

#### **FIXED VOLTAGE AND SENSE PIN**

Figure 31 illustrates a typical application circuit for the TPS744xx fixed output device.



Figure 31. Typical Application Circuit for the TPS744xx (Fixed Voltage)

A fixed voltage version of the TPS744xx has a sense pin (SNS) so that the device can monitor its output voltage at the load device pin(s) as closely as possible. Unlike other TI fixed-voltage LDOs, however, this pin must **not** be left floating; it **must** be connected to an output node. See the TI application report, *Ultimate Regulation of with Fixed Output Versions of the TPS742xx, TPS743xx, and TPS744xx* (literature number SBVA024), available for download from the TI web site.

# INPUT, OUTPUT, AND BIAS CAPACITOR REQUIREMENTS

The device does not require any output capacitor for stability. If an output capacitor is needed, the device is designed to be stable for all available types and values of output capacitance. The device is also stable with multiple capacitors in parallel, of any type or value.

The capacitance required on the IN and BIAS pins strongly depends on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for  $V_{\text{IN}}$  and  $V_{\text{BIAS}}$  is  $1\mu\text{F}$ . If  $V_{\text{IN}}$  and  $V_{\text{BIAS}}$  are connected to the same supply, the recommended minimum capacitor for  $V_{\text{BIAS}}$  is  $4.7\mu\text{F}$ . Good quality, low ESR capacitors should be used on the input; ceramic X5R and X7R capacitors are preferred. These capacitors should be placed as close the pins as possible for optimum performance.



#### TRANSIENT RESPONSE

The TPS744xx was designed to have transient response within 5% for most applications without any output capacitor. In some cases, the transient response may be limited by the transient response of the input supply. This limitation is especially true in applications where the difference between the input and output is less than 300mV. In this case, adding additional input capacitance improves the transient response much more than just adding additional output capacitance. With a solid input supply, adding additional output capacitance reduces undershoot and overshoot during a transient at the expense of a slightly longer V<sub>OUT</sub> recovery time. Refer to Figure 24 in the Typical Characteristics section. Because the TPS744xx is stable without an output capacitor, many applications may allow for little or no capacitance at the LDO output. For these applications, local bypass capacitance for the device under power may be sufficient to meet the transient requirements of the application. This design reduces the total solution cost by avoiding the need to use expensive highvalue capacitors at the LDO output.

#### **DROPOUT VOLTAGE**

The TPS744xx offers industry-leading dropout performance, making it well-suited for high-current low  $V_{\text{IN}}/\text{low}\ V_{\text{OUT}}$  applications. The extremely low dropout of the TPS744xx allows the device to be used in place of a dc/dc converter and still achieve good efficiencies. This efficiency allows users to rethink the power architecture for their applications to achieve the smallest, simplest, and lowest cost solution.

There are two different specifications for dropout voltage with the TPS744xx. The first specification (illustrated in Figure 32) is referred to as  $V_{IN}$  Dropout and is for users that wish to apply an external bias voltage to achieve low dropout. This specification assumes that  $V_{BIAS}$  is at least 1.62V above  $V_{OUT}$ , which is the case for  $V_{BIAS}$  when powered by a 3.3V rail with 5% tolerance and with  $V_{OUT}$  = 1.5V. If  $V_{BIAS}$  is higher than 3.3V × 0.95 or  $V_{OUT}$  is less than 1.5V,  $V_{IN}$  dropout is less than specified.



Figure 32. Typical Application of the TPS744xx
Using an Auxiliary Bias Rail

The second specification (shown in Figure 33) is referred to as  $V_{BIAS}$  *Dropout* and is for users that wish to tie IN and BIAS together. This option allows the device to be used in applications where an auxiliary bias voltage is not available or low dropout is not required. Dropout is limited by BIAS in these applications because  $V_{BIAS}$  provides the gate drive to the pass FET and therefore must be 1.62V above  $V_{OUT}$ . Because of this usage, IN and BIAS tied together easily consume huge power. Pay attention not to exceed the power rating of the IC package.



Figure 33. Typical Application of the TPS744xx Without an Auxiliary Bias



#### PROGRAMMABLE SOFT-START

The TPS744xx features a programmable, monotonic, voltage-controlled soft-start that is set with an external capacitor ( $C_{SS}$ ). This feature is important for many applications because it eliminates power-up initialization problems when powering FPGAs, DSPs, or other processors. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transients to the input power bus.

To achieve a linear and monotonic soft-start, the TPS744xx error amplifier tracks the voltage ramp of the external soft-start capacitor until the voltage exceeds the internal reference. The soft-start ramp time depends on the soft-start charging current ( $I_{SS}$ ), the soft-start capacitance ( $C_{SS}$ ), and the internal reference voltage ( $V_{REF}$ ), and can be calculated using Equation 1:

$$t_{SS} = \frac{(V_{REF} \times C_{SS})}{I_{SS}}$$
 (1)

If large output capacitors are used, the device current limit ( $I_{CL}$ ) and the output capacitor may set the start-up time. In this case, the start-up time is given by Equation 2:

$$t_{SSCL} = \frac{\left(V_{OUT(NOM)} \times C_{OUT}\right)}{I_{CL(MIN)}}$$
 (2)

 $V_{\text{OUT(NOM)}}$  is the nominal set output voltage as set by the user,  $C_{\text{OUT}}$  is the output capacitance, and  $I_{\text{CL(MIN)}}$  is the minimum current limit for the device. In applications where monotonic startup is required, the soft-start time given by Equation 1 should be set to be greater than Equation 2.

The maximum recommended soft-start capacitor is 0.015µF. Larger soft-start capacitors can be used and will not damage the device; however, the soft-start capacitor discharge circuit may not be able to fully discharge the soft-start capacitor when re-enabled. Soft-start capacitors larger than 0.015µF could be a problem in applications where the user needs to rapidly pulse the enable pin and still requires the device to soft-start from ground. C<sub>SS</sub> must be low-leakage; X7R, X5R, or C0G dielectric materials are preferred. Refer to Table 2 for suggested soft-start capacitor values.

#### SEQUENCING REQUIREMENTS

The device can have  $V_{IN}$ ,  $V_{BIAS}$ , and  $V_{EN}$  sequenced in any order without causing damage to the device. However, for the soft-start function to work as intended, certain sequencing rules must be applied. Enabling the device after  $V_{IN}$  and  $V_{BIAS}$  are present is preferred, and can be accomplished using a digital output from a processor or supply supervisor. An analog signal from an external RC circuit, as shown in Figure 34, can also be used as long as the delay time is long enough for  $V_{IN}$  and  $V_{BIAS}$  to be present.



Figure 34. Soft-Start Delay Using an RC Circuit on Enable

If a signal is not available to enable the device after IN and BIAS, simply connecting EN to IN is acceptable for most applications as long as  $V_{\text{IN}}$  is greater than 1.1V and the ramp rate of  $V_{\text{IN}}$  and  $V_{\text{BIAS}}$  is faster the set soft-start ramp rate. If the ramp rate of the input sources is slower than the set soft-start time, the output will track the slower supply minus the dropout voltage until it reaches the set output voltage. If EN is connected to BIAS, the device will soft-start as programmed provided that  $V_{\text{IN}}$  is present before  $V_{\text{BIAS}}$ . If  $V_{\text{BIAS}}$  and  $V_{\text{EN}}$  are present before  $V_{\text{IN}}$  is applied and the set soft-start time has expired then  $V_{\text{OUT}}$  will track  $V_{\text{IN}}$ .

**NOTE:** When  $V_{BIAS}$  and  $V_{EN}$  are present and  $V_{IN}$  is not supplied, this device outputs approximately  $50\mu A$  of current from OUT. Although this condition will not cause any damage to the device, the output current may charge up the OUT node if total resistance between OUT and GND (including external feedback resistors) is greater than  $10k\Omega$ .



#### **OUTPUT NOISE**

The TPS744xx provides low output noise when a soft-start capacitor is used. When the device reaches the end of the soft-start cycle, the soft-start capacitor serves as a filter for the internal reference. By using a 0.001µF soft-start capacitor, the output noise is reduced by half and is typically 19µV<sub>RMS</sub> for a 1.2V output (100Hz to 100kHz). Because most of the output noise is generated by the internal reference, the noise is a function of the set output voltage. The RMS noise with a 0.001µF soft-start capacitor is given in Equation 3.

$$V_{N}(\mu V_{RMS}) = 16 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
 (3)

The low output noise of the TPS744xx makes it a good choice for powering transceivers, PLLs, or other noise-sensitive circuitry.

#### **ENABLE/SHUTDOWN**

The enable (EN) pin is active high and is compatible with standard digital signaling levels. V<sub>EN</sub> below 0.4V turns the regulator off, while V<sub>EN</sub> above 1.1V turns the regulator on. Unlike many regulators, the enable circuitry has hysteresis and deglitching for use with slow-ramping analog signals. configuration allows the TPS744xx to be enabled by connecting the output of another supply to the EN pin. The enable circuitry typically has 50mV of hysteresis and a deglitch circuit to help avoid on-off cycling because of small glitches in the V<sub>EN</sub> signal.

The enable threshold is typically 0.8V and varies with temperature and process variations. Temperature variation is approximately -1mV/°C; therefore, process variation accounts for most of the variation in the enable threshold. If precise turn-on timing is required, a fast rise-time signal should be used to enable the TPS744xx.

If not used, EN can be connected to either IN or BIAS. If EN is connected to IN, it should be connected as close as possible to the largest capacitance on the input to prevent voltage droops on that line from triggering the enable circuit.

#### POWER-GOOD (QFN Package Only)

The power-good (PG) pin is an open-drain output and can be connected to any 5.5V or lower rail through an external pull-up resistor. This pin requires at least 1.1V on V<sub>BIAS</sub> in order to have a valid output. The PG output is high-impedance when V<sub>OUT</sub> is greater than  $V_{IT}$  +  $V_{HYS}$ . If  $V_{OUT}$  drops below  $V_{IT}$  or if  $V_{BIAS}$  drops below 1.9V, the open-drain output turns on and pulls the PG output low. The PG pin also asserts when the device is disabled. The recommended operating condition of PG pin sink current is up to 1mA, so the pull-up resistor for PG should be in the range of  $10k\Omega$ to  $1M\Omega$ . PG is only provided on the QFN package. If output voltage monitoring is not needed, the PG pin can be left floating.

#### INTERNAL CURRENT LIMIT

The TPS744xx features a factory-trimmed, accurate current limit that is flat over temperature and supply voltage. The current limit allows the device to supply surges of up to 3.5A and maintain regulation. The current limit responds in about 10µs to reduce the current during a short-circuit fault. Recovery from a short-circuit condition is well-controlled and results in very little output overshoot when the load is removed. See Figure 29 in the Typical Characteristics section for short-circuit recovery performance.

The internal current limit protection circuitry of the TPS744xx is designed to protect against overload conditions. It is not intended to allow operation above the rated current of the device. Continuously running the TPS744xx above the rated current degrades device reliability.

16



#### THERMAL PROTECTION

Thermal protection disables the output when the junction temperature rises to approximately +155°C, allowing the device to cool. When the junction temperature cools to approximately +140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Activation of the thermal protection circuit indicates excessive power dissipation or inadequate reliable iunction heatsinking. For operation, temperature should be limited to +125°C maximum. To estimate the margin of safety in a complete design heatsink), increase the temperature until thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least +30°C above the maximum expected ambient condition of the application. This condition produces a worst-case junction temperature of +125°C at the highest expected ambient temperature and worstcase load.

The internal protection circuitry of the TPS744xx is designed to protect against overload conditions. It is not intended to replace proper heatsinking. Continuously running the TPS744xx into thermal shutdown degrades device reliability.

# LAYOUT RECOMMENDATIONS AND POWER DISSIPATION

An optimal layout can greatly improve transient performance, PSRR, and noise. To minimize the voltage droop on the input of the device during load transients, the capacitance on IN and BIAS should be connected as close as possible to the device. This capacitance also minimizes the effects of parasitic inductance and resistance of the input source and can therefore improve stability. To achieve optimal transient performance and accuracy, the top side of  $R_1$  in Figure 30 should be connected as close as possible to the load. If BIAS is connected to IN, it is recommended to connect BIAS as close to the sense point of the input supply as possible. This connection minimizes the voltage droop on BIAS during transient conditions and can improve the turn-on response.

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the tab or pad is critical to avoiding thermal shutdown and ensuring reliable operation.

Power dissipation of the device depends on input voltage and load conditions, and can be calculated using Equation 4:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(4)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On the QFN (RGW) package, the primary conduction path for heat is through the exposed pad to the printed circuit board (PCB). The pad can be connected to ground or be left floating; however, it should be attached to an appropriate amount of copper PCB area to ensure the device will not overheat. On the DDPAK (KTW) package, the primary conduction path for heat is through the tab to the PCB. That tab should be connected to ground. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using Equation 5:

$$R_{\theta JA} = \frac{\left(+125^{\circ}C - T_{A}\right)}{P_{D}} \tag{5}$$

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heatsinking can be estimated using Figure 35.



Note:  $\theta_{JA}$  value at board size of  $9in^2$  (that is,  $3in \times 3in$ ) is a JEDEC standard.

Figure 35.  $\theta_{JA}$  vs Board Size

Figure 35 shows the variation of  $\theta_{JA}$  as a function of ground plane copper area in the board. It is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and should not be used to estimate actual thermal performance in real application environments.



**NOTE:** When the device is mounted on an application PCB, it is strongly recommended to use  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section.

#### **ESTIMATING JUNCTION TEMPERATURE**

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in Equation 6). For backwards compatibility, an older  $\theta_{JC}$ , Top parameter is listed as well.

$$\Psi_{JT}$$
:  $T_J = T_T + \Psi_{JT} \bullet P_D$ 

$$\Psi_{JB}$$
:  $T_J = T_B + \Psi_{JB} \bullet P_D$  (6)

Where  $P_D$  is the power dissipation shown by Equation 4,  $T_T$  is the temperature at the center-top of the IC package, and  $T_B$  is the PCB temperature measured 1mm away from the IC package *on the PCB surface* (as Figure 36 shows).

**NOTE:** Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the application note *Using New Thermal Metrics* (SBVA025), available for download at www.ti.com.



- (1) T<sub>T</sub> is measured at the center of both the X- and Y-dimensional axes.
- (2)  $T_B$  is measured  $\emph{below}$  the package lead  $\emph{on the PCB surface}$ .

Figure 36. Measuring Points for T<sub>T</sub> and T<sub>B</sub>

www.ti.com

Compared with  $\theta_{JA}$ , the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$  are less independent of board size, but they do have a small dependency. Figure 37 shows characteristic performance of  $\Psi_{JT}$  and  $\Psi_{JB}$  versus board size.

Looking at Figure 37, the RGW package thermal performance has negligible dependency on board size. The KTW package, however, does have a measurable dependency on board size. This dependency exists because the package shape is not point-symmetric to an IC center. In the KTW package, for example (see Figure 36), silicon is not beneath the measuring point of  $T_T$  which is the center of the X and Y dimension, so that  $\Psi_{JT}$  has a dependency. Also, because of that non-point-symmetry, device heat distribution on the PCB is not point-symmetric, either, so that  $\Psi_{JB}$  has a dependency.



Figure 37.  $\Psi_{JT}$  and  $\Psi_{JB}$  vs Board Size

For a more detailed discussion of why TI does not recommend using  $\theta_{JC}$ , Top to determine thermal characteristics, refer to the application note *Using New Thermal Metrics* (SBVA025), available for download at www.ti.com. Also, refer to the application note *IC Package Thermal Metrics* (SPRA953) (also available on the TI web site) for further information.



## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision N (December 2012) to Revision O                                                 | Page |
|-------------------------------------------------------------------------------------------------------|------|
| Changed RGW and KTW values in Thermal Information table                                               | 3    |
| Changes from Revision M (November 2010) to Revision N                                                 | Page |
| <ul> <li>Changed T<sub>J</sub> max value from 125 to 150 in Absolute Maximum Ratings table</li> </ul> | 2    |
| Changes from Revision L (August, 2010) to Revision M                                                  | Page |
| Corrected equation for Table 2                                                                        | 6    |
| Changes from Revision K (December, 2009) to Revision L                                                | Page |
| Replaced the Dissipation Ratings table with the Thermal Information table                             | 3    |
| Revised Layout Recommendations and Power Dissipation section                                          | 17   |
| Revised Estimating Junction Temperature section                                                       | 18   |





11-Apr-2013

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type     | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|------------|------------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| TPS74401KTWR     | ACTIVE     | DDPAK/<br>TO-263 | KTW                | 7    | 500            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | -40 to 125   | TPS74401          | Samples |
| TPS74401KTWRG3   | ACTIVE     | DDPAK/<br>TO-263 | KTW                | 7    | 500            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | -40 to 125   | TPS74401          | Samples |
| TPS74401KTWT     | ACTIVE     | DDPAK/<br>TO-263 | KTW                | 7    | 50             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | -40 to 125   | TPS74401          | Samples |
| TPS74401KTWTG3   | ACTIVE     | DDPAK/<br>TO-263 | KTW                | 7    | 50             | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-245C-168 HR | -40 to 125   | TPS74401          | Samples |
| TPS74401RGWR     | ACTIVE     | VQFN             | RGW                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>74401      | Samples |
| TPS74401RGWRG4   | ACTIVE     | VQFN             | RGW                | 20   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>74401      | Samples |
| TPS74401RGWT     | ACTIVE     | VQFN             | RGW                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>74401      | Samples |
| TPS74401RGWTG4   | ACTIVE     | VQFN             | RGW                | 20   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | TPS<br>74401      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



## PACKAGE OPTION ADDENDUM

11-Apr-2013

(4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS74401:

■ Enhanced Product: TPS74401-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Sep-2013

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS74401KTWR | DDPAK/<br>TO-263 | KTW                | 7  | 500  | 330.0                    | 24.4                     | 10.6       | 15.6       | 4.9        | 16.0       | 24.0      | Q2               |
| TPS74401KTWT | DDPAK/<br>TO-263 | KTW                | 7  | 50   | 330.0                    | 24.4                     | 10.6       | 15.6       | 4.9        | 16.0       | 24.0      | Q2               |
| TPS74401RGWR | VQFN             | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| TPS74401RGWT | VQFN             | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 9-Sep-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS74401KTWR | DDPAK/TO-263 | KTW             | 7    | 500  | 367.0       | 367.0      | 45.0        |
| TPS74401KTWT | DDPAK/TO-263 | KTW             | 7    | 50   | 367.0       | 367.0      | 45.0        |
| TPS74401RGWR | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74401RGWT | VQFN         | RGW             | 20   | 250  | 210.0       | 185.0      | 35.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994.

- B. This drawing is subject to change without notice.
- C. Quad Flat pack, No-leads (QFN) package configuration
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-220.



# RGW (S-PVQFN-N20)

PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206352-2/K 12/12

NOTE: All linear dimensions are in millimeters



# RGW (S-PVQFN-N20)

# PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- ES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for solder mask tolerances.



#### KTW (R-PSFM-G7)

#### PLASTIC FLANGE-MOUNT



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

Lead width and height dimensions apply to the plated lead.

- D. Leads are not allowed above the Datum B.
- E. Stand-off height is measured from lead tip with reference to Datum B.

Lead width dimension does not include dambar protrusion. Allowable dambar protrusion shall not cause the lead width to exceed the maximum dimension by more than 0.003".

G. Cross-hatch indicates exposed metal surface.

Falls within JEDEC MO–169 with the exception of the dimensions indicated.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>