

# LM7332 Dual Rail-to-Rail Input/Output 30V, Wide Voltage Range, High Output Operational Amplifier

Check for Samples: LM7332

#### **FEATURES**

- (V<sub>S</sub> = ±15V, T<sub>A</sub> = 25°C, Typical Values Unless Specified.)
- Wide Supply Voltage Range 2.5V to 32V
- Wide Input Common Mode Voltage 0.3V Beyond Rails
- Output Short Circuit Current >100 mA
- High Output Current (1V from Rails) ±70 mA
- GBWP 21 MHz
- Slew Rate 15.2 V/µs
- Capacitive Load Tolerance Unlimited
- Total Supply Current 2.0 mA
- Temperature Range -40°C to +125°C
- Tested at -40°C, +125°C, and 25°C at 5V, ±5V, ±15V

#### **APPLICATIONS**

- MOSFET and Power Transistor Driver
- Replaces Discrete Transistors in High Current Output Circuits
- Instrumentation 4-20 mA Current Loops
- Analog Data Transmission
- Multiple Voltage Power Supplies and Battery Chargers
- High and Low Side Current Sensing
- Bridge and Sensor Driving
- Digital to Analog Converter Output

#### DESCRIPTION

The LM7332 is a dual rail-to-rail input and output amplifier with a wide operating temperature range (-40°C to +125°C) which meets the needs of automotive, industrial and power supply applications. The LM7332 has the output current of 100 mA which is higher than that of most monolithic op amps. Circuit designs with high output current requirements often need to use discrete transistors because many op amps have low current output. The LM7332 has enough current output to drive many loads directly, saving the cost and space of the discrete transistors.

The exceptionally wide operating supply voltage range of 2.5V to 32V alleviates any concerns over functionality under extreme conditions and offers flexibility of use in a multitude of applications. Most of this device's parameters are insensitive to power supply variations; this design enhancement is another step in simplifying usage. Greater than rail-to-rail input common mode voltage range allows operation in many applications, including high side and low side sensing, without exceeding the input range.

The LM7332 can drive unlimited capacitive loads without oscillations.

The LM7332 is offered in the 8-pin VSSOP and SOIC packages.

A

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Key Graphs**

Sourcing Current

100
VS = 30V

10
10
125°C

0.01
1 10 100 1000

ISOURCE (mA)

**Output Swing** 

#### Large Signal Step Response for Various Capacitive Loads





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## Absolute Maximum Ratings (1)(2)

| ESD Tolerance (3)                                                  | Human Body Model                 | 2 kV                                       |
|--------------------------------------------------------------------|----------------------------------|--------------------------------------------|
| ESD Tolerance (9)                                                  | Machine Model                    | 200V                                       |
| V <sub>IN</sub> Differential                                       |                                  | ±10V                                       |
| Output Short Circuit Duration                                      |                                  | See <sup>(4)</sup> , <sup>(5)</sup>        |
| Supply Voltage (V <sub>S</sub> = V <sup>+</sup> - V <sup>-</sup> ) |                                  | 35V                                        |
| Voltage at Input/Output pins                                       |                                  | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3V |
| Storage Temperature Range                                          |                                  | −65°C to +150°C                            |
| Junction Temperature (6)                                           |                                  | +150°C                                     |
| Soldering Information:                                             | Infrared or Convection (20 sec.) | 235°C                                      |
|                                                                    | Wave Soldering (10 sec.)         | 260°C                                      |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Rating indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics.
- (2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
- (3) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC)Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).
- (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ 6V at room temperature and below. For V<sub>S</sub> > 6V, allowable short circuit duration is 1.5 ms.
- (6) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

#### Operating Ratings

| Supply Voltage $(V_S = V^+ - V^-)$                           |             | 2.5V to 32V     |
|--------------------------------------------------------------|-------------|-----------------|
| Temperature Range <sup>(1)</sup>                             |             | -40°C to +125°C |
| Package Thermal Resistance, θ <sub>JA</sub> , <sup>(1)</sup> | 8-Pin VSSOP | 235°C/W         |
|                                                              | 8-Pin SOIC  | 165°C/W         |

(1) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC Board.

Product Folder Links: LM7332



## 5V Electrical Characteristics (1)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = 0.5V$ ,  $V_O = 2.5V$ , and  $R_L > 1$  M $\Omega$  to 2.5V. **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                 | Condition                                                              | Min <sup>(2)</sup> | Тур <sup>(3)</sup> | Max <sup>(2)</sup> | Units              |
|--------------------|-------------------------------------------|------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|
| Vos                | Input Offset Voltage                      | $V_{CM} = 0.5V$ and $V_{CM} = 4.5V$                                    | -4                 | ±1.6               | +4                 | m\/                |
|                    |                                           |                                                                        | <b>–</b> 5         |                    | + 5                | mV                 |
| TC V <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift | $V_{CM}$ = 0.5V and $V_{CM}$ = 4.5V $^{(4)}$                           |                    | ±2                 |                    | μV/°C              |
| I <sub>B</sub>     | Input Bias Current                        | See (5)                                                                | -2.0               | ±1.0               | +2.0               | μA                 |
|                    |                                           |                                                                        | -2.5               |                    | +2.5               | μΑ                 |
| I <sub>OS</sub>    | Input Offset Current                      |                                                                        |                    | 20                 | 250                | nA                 |
|                    |                                           |                                                                        |                    |                    | 300                | ПА                 |
| CMRR               | Common Mode Rejection Ratio               | $0V \le V_{CM} \le 3V$                                                 | 67                 | 80                 |                    |                    |
|                    |                                           |                                                                        | 65                 |                    |                    | dB                 |
|                    |                                           | $0V \le V_{CM} \le 5V$                                                 | 62                 | 70                 |                    | uБ                 |
|                    |                                           |                                                                        | 60                 |                    |                    |                    |
| PSRR               | Power Supply Rejection Ratio              | 5V ≤ V <sup>+</sup> ≤ 30V                                              | 78                 | 100                |                    | dB                 |
|                    |                                           |                                                                        | 74                 |                    |                    | uБ                 |
| CMVR               | Input Common Mode Voltage                 | CMRR > 50 dB                                                           |                    | -0.3               | -0.1               |                    |
|                    | Range                                     |                                                                        |                    |                    | 0.0                | V                  |
|                    |                                           |                                                                        | 5.1                | 5.3                |                    | V                  |
|                    |                                           |                                                                        | 5.0                |                    |                    |                    |
| A <sub>VOL</sub>   | Large Signal Voltage Gain                 | $0.5V \le V_O \le 4.5V$                                                | 70                 | 77                 |                    | 40                 |
|                    |                                           | $R_L = 10 \text{ k}\Omega \text{ to } 2.5\text{V}$                     | 65                 |                    |                    | dB                 |
| Vo                 | Output Swing                              | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{V}$                    |                    | 60                 | 150                |                    |
|                    | High                                      | $V_{ID} = 100 \text{ mV}$                                              |                    |                    | 200                |                    |
|                    |                                           | $R_L = 2 k\Omega$ to 2.5V                                              |                    | 100                | 300                |                    |
|                    |                                           | V <sub>ID</sub> = 100 mV                                               |                    |                    | 350                | mV from            |
|                    | Output Swing                              | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{V}$                    |                    | 5                  | 150                | either rail        |
|                    | Low                                       | $V_{ID} = -100 \text{ mV}$                                             |                    |                    | 200                |                    |
|                    |                                           | $R_L = 2 k\Omega$ to 2.5V                                              |                    | 20                 | 300                |                    |
|                    |                                           | $V_{ID} = -100 \text{ mV}$                                             |                    |                    | 350                |                    |
| I <sub>SC</sub>    | Output Short Circuit Current              | Sourcing from V <sup>+</sup> , V <sub>ID</sub> = 200 mV <sup>(6)</sup> | 60                 | 90                 |                    | A                  |
|                    |                                           | Sinking to $V^-$ , $V_{ID} = -200 \text{ mV}^{(6)}$                    | 60                 | 90                 |                    | mA                 |
| I <sub>OUT</sub>   | Output Current                            | $V_{ID} = \pm 200 \text{ mV}, V_O = 1 \text{V from rails}$             |                    | ±55                |                    | mA                 |
| I <sub>S</sub>     | Total Supply Current                      | No Load, V <sub>CM</sub> = 0.5V                                        |                    | 1.5                | 2.3                | ^                  |
|                    |                                           |                                                                        |                    |                    | 2.6                | mA                 |
| SR                 | Slew Rate <sup>(7)</sup>                  | $A_V = +1$ , $V_I = 5V$ Step, $R_L = 1$ M $\Omega$ , $C_L = 10$ pF     |                    | 12                 |                    | V/µs               |
| f <sub>u</sub>     | Unity Gain Frequency                      | $R_L = 10 \text{ M}\Omega$ , $C_L = 20 \text{ pF}$                     |                    | 7.5                |                    | MHz                |
| GBWP               | Gain Bandwidth Product                    | f = 50 kHz                                                             |                    | 19.3               |                    | MHz                |
| e <sub>n</sub>     | Input Referred Voltage Noise              | f = 2 kHz                                                              |                    | 14.8               |                    | nV/√ <del>HZ</del> |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> All limits are ensured by testing or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

<sup>(4)</sup> Offset voltage temperature drift determined by dividing the change in VOS at temperature extremes into the total temperature change.

<sup>(5)</sup> Positive current corresponds to current flowing in the device.

<sup>(6)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ 6V at room temperature and below. For V<sub>S</sub> > 6V, allowable short circuit duration is 1.5 ms.

<sup>7)</sup> Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.



## 5V Electrical Characteristics (1) (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = 0.5V$ ,  $V_O = 2.5V$ , and  $R_L > 1$  M $\Omega$  to 2.5V. **Boldface** limits apply at the temperature extremes.

| Symbol         | Parameter Condition              |                                                                                           | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units  |
|----------------|----------------------------------|-------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------|
| i <sub>n</sub> | Input Referred Current Noise     | f = 2 kHz                                                                                 |                    | 1.35               |                    | pA/√HZ |
| THD+N          | Total Harmonic Distortion +Noise | $A_V = +2$ , $R_L = 100 \text{ k}\Omega$ , $f = 1 \text{ kHz}$ , $V_O = 4 \text{ V}_{PP}$ |                    | -84                |                    | dB     |
| CT Rej.        | Crosstalk Rejection              | $f = 3$ MHz, Driver $R_L = 10 \text{ k}\Omega$                                            |                    | 68                 |                    | dB     |

## ±5V Electrical Characteristics (1)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ ,  $V_O = 0V$ , and  $R_L > 1$  M $\Omega$  to 0V. **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                 | Condition                                                              | Min <sup>(2)</sup>  | Typ <sup>(3)</sup> | Max <sup>(2)</sup>   | Units       |
|--------------------|-------------------------------------------|------------------------------------------------------------------------|---------------------|--------------------|----------------------|-------------|
| V <sub>OS</sub>    | Input Offset Voltage                      | $V_{CM} = -4.5V$ and $V_{CM} = 4.5V$                                   | -4<br>-5            | ±1.6               | +4<br>+5             | mV          |
| TC V <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift | $V_{CM}$ = -4.5V and $V_{CM}$ = 4.5V <sup>(4)</sup>                    |                     | ±2                 |                      | μV/°C       |
| I <sub>B</sub>     | Input Bias Current                        | See (5)                                                                | -2.0<br><b>-2.5</b> | ±1.0               | +2.0<br>+ <b>2.5</b> | μΑ          |
| I <sub>OS</sub>    | Input Offset Current                      |                                                                        |                     | 20                 | 250<br><b>300</b>    | nA          |
| CMRR               | Common Mode Rejection Ratio               | -5V ≤ V <sub>CM</sub> ≤ 3V                                             | 74<br><b>75</b>     | 88                 |                      | JD.         |
|                    |                                           | -5V ≤ V <sub>CM</sub> ≤ 5V                                             | 70<br><b>65</b>     | 74                 |                      | - dB        |
| PSRR               | Power Supply Rejection Ration             | $5V \le V^+ \le 30V, V_{CM} = -4.5V$                                   | 78<br><b>74</b>     | 100                |                      | dB          |
| CMVR               | Input Common Mode Voltage<br>Range        | CMRR > 50 dB                                                           |                     | -5.3               | -5.1<br><b>-5</b>    |             |
|                    |                                           |                                                                        | 5.1<br><b>5.0</b>   | 5.3                |                      | V           |
| A <sub>VOL</sub>   | Large Signal Voltage Gain                 | $-4V \le V_0 \le 4V$<br>R <sub>L</sub> = 10 k $\Omega$ to 0V           | 72<br><b>70</b>     | 80                 |                      | dB          |
| Vo                 | Output Swing<br>High                      | $R_L = 10 \text{ k}\Omega \text{ to 0V}$<br>$V_{ID} = 100 \text{ mV}$  |                     | 75                 | 250<br><b>300</b>    |             |
|                    |                                           | $R_L = 2 k\Omega$ to 0V<br>V <sub>ID</sub> = 100 mV                    |                     | 125                | 350<br><b>400</b>    | mV from     |
|                    | Output Swing<br>Low                       | $R_L = 10 \text{ k}\Omega \text{ to 0V}$<br>$V_{ID} = -100 \text{ mV}$ |                     | 10                 | 250<br><b>300</b>    | either rail |
|                    |                                           | $R_L = 2 k\Omega$ to 0V<br>V <sub>ID</sub> = -100 mV                   |                     | 30                 | 350<br><b>400</b>    | -           |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(2)</sup> All limits are ensured by testing or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

<sup>(4)</sup> Offset voltage temperature drift determined by dividing the change in VOS at temperature extremes into the total temperature change.

<sup>(5)</sup> Positive current corresponds to current flowing in the device.



## ±5V Electrical Characteristics (1) (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ ,  $V_O = 0V$ , and  $R_L > 1$  M $\Omega$  to 0V. **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                        | Condition                                                                                           | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max <sup>(2)</sup> | Units              |
|------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|
| I <sub>SC</sub>  | Output Short Circuit Current     | Output Short Circuit Current Sourcing from V <sup>+</sup> , V <sub>ID</sub> = 200 mV <sup>(6)</sup> |                    | 120                |                    | Α.                 |
|                  |                                  | Sinking to $V^-$ , $V_{ID} = -200 \text{ mV}^{-(6)}$                                                | 90                 | 100                |                    | mA                 |
| I <sub>OUT</sub> | Output Current                   | $V_{ID} = \pm 200 \text{ mV}, V_{O} = 1 \text{V from rails}$                                        |                    | ±65                |                    | mA                 |
| I <sub>S</sub>   | Total Supply Current             | No Load, V <sub>CM</sub> = −4.5V                                                                    |                    | 1.5                | 2.4                | Α.                 |
|                  |                                  |                                                                                                     |                    |                    | 2.6                | mA                 |
| SR               | Slew Rate <sup>(7)</sup>         | $A_V = +1$ , $V_I = 8V$ Step, $R_L = 1$ M $\Omega$ , $C_L = 10$ pF                                  |                    | 13.2               |                    | V/µs               |
| R <sub>OUT</sub> | Close Loop Output Resistance     | A <sub>V</sub> = +1, f = 100 kHz                                                                    |                    | 3                  |                    | Ω                  |
| f <sub>u</sub>   | Unity Gain Frequency             | $R_L = 10 \text{ M}\Omega, C_L = 20 \text{ pF}$                                                     |                    | 7.9                |                    | MHz                |
| GBWP             | Gain Bandwidth Product           | f = 50 kHz                                                                                          |                    | 19.9               |                    | MHz                |
| e <sub>n</sub>   | Input Referred Voltage Noise     | f = 2 kHz                                                                                           |                    | 14.7               |                    | nV/√ <del>HZ</del> |
| i <sub>n</sub>   | Input Referred Current Noise     | f = 2 kHz                                                                                           |                    | 1.3                |                    | pA/√HZ             |
| THD+N            | Total Harmonic Distortion +Noise | $A_V = +2$ , $R_L = 100 \text{ k}\Omega$ , $f = 1 \text{ kHz}$ $V_O = 8 \text{ V}_{PP}$             |                    | -87                |                    | dB                 |
| CT Rej.          | Crosstalk Rejection              | $f = 3 \text{ MHz}$ , Driver $R_L = 10 \text{ k}\Omega$                                             |                    | 68                 |                    | dB                 |

<sup>(6)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ 6V at room temperature and below. For V<sub>S</sub> > 6V, allowable short circuit duration is 1.5 ms.

#### ±15V Electrical Characteristics (1)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ ,  $V_O = 0V$ , and  $R_L > 1$  M $\Omega$  to 0V. **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                                 | Condition                                  | Min <sup>(2)</sup> | Тур (3) | Max (2) | Units |
|--------------------|-------------------------------------------|--------------------------------------------|--------------------|---------|---------|-------|
| Vos                | Input Offset Voltage                      | $V_{CM} = -14.5V$ and $V_{CM} = 14.5V$     | -5                 | ±2      | +5      | \/    |
|                    |                                           |                                            | -6                 |         | +6      | mV    |
| TC V <sub>OS</sub> | Input Offset Voltage<br>Temperature Drift | $V_{CM} = -14.5V$ and $V_{CM} = 14.5V$     |                    | ±2      |         | μV/°C |
| I <sub>B</sub>     | Input Bias Current                        | See (5)                                    | -2.0               | ±1.0    | +2.0    |       |
|                    |                                           |                                            | -2.5               |         | +2.5    | μA    |
| I <sub>OS</sub>    | Input Offset Current                      |                                            |                    | 20      | 250     | - ^   |
|                    |                                           |                                            |                    |         | 300     | nA    |
| CMRR               | Common Mode Rejection Ratio               | -15V ≤ V <sub>CM</sub> ≤ 12V               | 74                 | 88      |         |       |
|                    |                                           |                                            | 74                 |         |         | 15    |
|                    |                                           | -15V ≤ V <sub>CM</sub> ≤ 15V               | 72                 | 80      |         | dB    |
|                    |                                           |                                            | 72                 |         |         |       |
| PSRR               | Power Supply Rejection Ratio              | $-10V \le V^+ \le 15V$ , $V_{CM} = -14.5V$ | 78                 | 100     |         | -ID   |
|                    |                                           |                                            | 74                 |         |         | dB    |
| CMVR               | Input Common Mode Voltage                 | CMRR > 50 dB                               |                    | -15.3   | -15.1   |       |
|                    | Range                                     |                                            |                    |         | -15     | .,,   |
|                    |                                           |                                            | 15.1               | 15.3    |         | V     |
|                    |                                           |                                            | 15                 |         |         |       |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No ensured specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.

<sup>(7)</sup> Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.

<sup>(2)</sup> All limits are ensured by testing or statistical analysis.

<sup>(3)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.

<sup>(4)</sup> Offset voltage temperature drift determined by dividing the change in Vos at temperature extremes into the total temperature change.

<sup>(5)</sup> Positive current corresponds to current flowing in the device.



## ±15V Electrical Characteristics (1) (continued)

Unless otherwise specified, all limits are ensured for  $T_A = 25^{\circ}C$ ,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ ,  $V_O = 0V$ , and  $R_L > 1$  M $\Omega$  to 0V. **Boldface** limits apply at the temperature extremes.

| Symbol           | Parameter                        | Condition                                                                                                                      | Min <sup>(2)</sup> | Typ <sup>(3)</sup> | Max (2)           | Units              |
|------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|-------------------|--------------------|
| A <sub>VOL</sub> | Large Signal Voltage Gain        | Large Signal Voltage Gain $ -14V \le V_O \le 14V $ $R_L = 10 \text{ k}\Omega \text{ to } 0V $                                  |                    |                    |                   | dB                 |
| V <sub>O</sub>   | Output Swing<br>High             | $R_L = 10 \text{ k}\Omega \text{ to 0V}$<br>$V_{ID} = 100 \text{ mV}$                                                          |                    | 100                | 350<br><b>400</b> |                    |
|                  |                                  | $R_L = 2 \text{ k}\Omega \text{ to 0V}$<br>$V_{\text{ID}} = 100 \text{ mV}$                                                    |                    | 200                | 550<br><b>600</b> | mV from            |
|                  | Output Swing<br>Low              | $R_L = 10 \text{ k}\Omega \text{ to 0V}$<br>$V_{ID} = -100 \text{ mV}$                                                         |                    | 20                 | 450<br><b>500</b> | either rail        |
|                  |                                  | $R_L = 2 \text{ k}\Omega \text{ to 0V}$<br>$V_{\text{ID}} = -100 \text{ mV}$                                                   |                    | 25                 | 550<br><b>600</b> |                    |
| I <sub>SC</sub>  | Output Short Circuit Current     | Sourcing from V <sup>+</sup> , $V_{ID} = 200 \text{ mV}^{(6)}$<br>Sinking to V <sup>-</sup> , $V_{ID} = -200 \text{ mV}^{(6)}$ |                    | 140<br>140         |                   | mA                 |
| I <sub>OUT</sub> | Output Current                   | $V_{ID} = \pm 200 \text{ mV}, V_{O} = 1 \text{V from rails}$                                                                   |                    | ±70                |                   | mA                 |
| Is               | Total Supply Current             | No Load, V <sub>CM</sub> = −14.5V                                                                                              |                    | 2.0                | 2.5<br><b>3.0</b> | mA                 |
| SR               | Slew Rate <sup>(7)</sup>         | $A_V$ = +1, $V_I$ = 20V Step, $R_L$ = 1 $M\Omega$ , $C_L$ = 10 pF                                                              |                    | 15.2               |                   | V/µs               |
| f <sub>u</sub>   | Unity Gain Frequency             | $R_L = 10 \text{ M}\Omega, C_L = 20 \text{ pF}$                                                                                |                    | 9                  |                   | MHz                |
| GBWP             | Gain Bandwidth Product           | f = 50 kHz                                                                                                                     |                    | 21                 |                   | MHz                |
| e <sub>n</sub>   | Input Referred Voltage Noise     | f = 2 kHz                                                                                                                      |                    | 15.5               |                   | nV/√HZ             |
| i <sub>n</sub>   | Input Referred Current Noise     | f = 2 kHz                                                                                                                      |                    | 1                  |                   | pA/√ <del>HZ</del> |
| THD+N            | Total Harmonic Distortion +Noise | $A_V = +2$ , $R_L = 100 \text{ k}\Omega$ , $f = 1 \text{ kHz}$<br>$V_O = 25 \text{ V}_{PP}$                                    |                    | -93                |                   | dB                 |
| CT Rej.          | Crosstalk Rejection              | $f = 3$ MHz, Driver $R_L = 10$ $k\Omega$                                                                                       |                    | 68                 |                   | dB                 |

<sup>6)</sup> Short circuit test is a momentary test. Output short circuit duration is infinite for V<sub>S</sub> ≤ 6V at room temperature and below. For V<sub>S</sub> > 6V, allowable short circuit duration is 1.5 ms.

## **Connection Diagram**



Figure 1. 8-Pin VSSOP (Top View)



Figure 2. 8-Pin SOIC (Top View)

<sup>(7)</sup> Slew rate is the slower of the rising and falling slew rates. Connected as a Voltage Follower.



## **Typical Performance Characteristics**



Figure 3.



Figure 5.



Figure 7.



Figure 4.



Figure 6.



Figure 8.





Figure 9.



Figure 11.



Figure 13.



Figure 10.



Figure 12.



Figure 14.





Figure 15.



Figure 17.



Figure 19.



Figure 16.



Figure 18.



Figure 20.



Unless otherwise specified,  $T_A = 25$ °C.



Figure 21.



Figure 23.





Figure 22.



Figure 24.



Figure 26.



Unless otherwise specified,  $T_A = 25$ °C.



Figure 27.

#### Open Loop Frequency Response with Various Capacitive Loads



Figure 29.

#### Open Loop Frequency Response vs. with Various Resistive Loads



Open Loop Frequency Response with Various Capacitive Loads



Figure 28.

#### Open Loop Frequency Response with Various Capacitive Loads



Figure 30.

## Open Loop Frequency Response vs. with Various Supply Voltages



Figure 32.



Unless otherwise specified,  $T_A = 25$ °C.

#### **Open Loop Frequency Response at Various Temperatures**



Figure 33.





Figure 35.



CAPACITIVE LOAD (pF)

Figure 34.

#### CMRR vs.



Figure 36.

#### -PSRR vs.



Figure 38.



Unless otherwise specified,  $T_A = 25$ °C.



Figure 39.

#### Large Signal Step Response for Various Capacitive Loads



Figure 41.







Figure 40.

## Input Referred Noise Density



Figure 42.

## Input Referred Noise Density



Figure 44.





Figure 45.





Figure 46.



Figure 48.



#### APPLICATION INFORMATION

#### **ADVANTAGES OF THE LM7332**

#### Wide Operating Voltage Range

The LM7332 has an operating voltage from 2.5V to 32V which makes it suitable for industrial and automotive applications.

#### **RRIO with 100 mA Output Current**

The LM7332 takes advantages of Texas Instruments' VIP3 process which enables high current driving from the rails. Rail-to-rail output swing provides the maximum possible output dynamic range. The LM7332 eliminates the need to use extra transistors when driving large capacitive loads, therefore reducing the application cost and space.

## -40°C to 125°C Operating Temperature Range

The LM7332 has an operating temperature ranging from -40°C to 125°C, which is Automotive Grade 1, and also meets most industrial requirements.

#### **SOIC and VSSOP Packages**

The LM7332 are offered in both the standard SOIC package and the space saving VSSOP package. Please refer to the Physical Dimensions on page 17 for details.

## **OUTPUT VOLTAGE SWING CLOSE TO V**-

The LM7332's output stage design allows voltage swings to within millivolts of either supply rail for maximum flexibility and improved useful range. Because of this design architecture, with output approaching either supply rail, the output transistor Collector-Base junction reverse bias will decrease. With output less than a  $V_{be}$  from either rail, the corresponding output transistor operates near saturation. In this mode of operation, the transistor will exhibit higher junction capacitance and lower  $f_t$  which will reduce phase margin. With the Noise Gain (NG = 1 +  $R_F/R_G$ ,  $R_F$  and  $R_G$  are external gain setting resistors) of 2 or higher, there is sufficient phase margin that this reduction in phase margin is of no consequence. However, with lower Noise Gain (<2) and with less than 150 mV to the supply rail, if the output loading is light, the phase margin reduction could result in unwanted oscillations.

In the case of the LM7332, due to inherent architectural specifics, the oscillation occurs only with respect to the output transistor at V $^-$  when output swings to within 150 mV of V $^-$ . However, if this output transistor's collector current is larger than its idle value of a few microamps, the phase margin loss becomes insignificant. In this case, 300  $\mu$ A is the required output transistor's collector current to remedy this situation. Therefore, when all the aforementioned critical conditions are present at the same time (NG < 2, V<sub>OUT</sub> < 150 mV from supply rails, & output load is light) it is possible to ensure stability by adding a load resistor to the output to provide the output transistor the necessary minimum collector current (300  $\mu$ A).

For 12V (or  $\pm 6V$ ) operation, for example, add a 39 k $\Omega$  resistor from the output to V<sup>+</sup> to cause 300  $\mu$ A output sinking current and ensure stability. This is equivalent to about 15% increase in total quiescent power dissipation.

#### **DRIVING CAPACITIVE LOADS**

The LM7332 is specifically designed to drive unlimited capacitive loads without oscillations. In addition, the output current handling capability of the device allows for good slewing characteristics even with large capacitive loads as shown in Figure 49. The combination of these features is ideal for applications such as TFT flat panel buffers, A/D converter input amplifiers and power transistor driver.

However, as in most op amps, addition of a series isolation resistor between the op amp and the capacitive load improves the settling and overshoot performance.

Product Folder Links: LM7332



Output current drive is an important parameter when driving capacitive loads. This parameter will determine how fast the output voltage can change. Referring to Figure 49, two distinct regions can be identified. Below about 10,000 pF, the output Slew Rate is solely determined by the op amp's compensation capacitor value and available current into that capacitor. Beyond 10 nF, the Slew Rate is determined by the op amp's available output current. An estimate of positive and negative slew rates for loads larger than 100 nF can be made by dividing the short circuit current value by the capacitor.



Figure 49. Settling Time and Slew Rate vs. Capacitive Load

#### **ESTIMATING THE OUTPUT VOLTAGE SWING**

It is important to keep in mind that the steady state output current will be less than the current available when there is an input overdrive present. For steady state conditions, Figure 50 and Figure 51 plots can be used to predict the output swing. These plots also show several load lines corresponding to loads tied between the output and ground. In each case, the intersection of the device plot at the appropriate temperature with the load line would be the typical output swing possible for that load. For example, a  $600\Omega$  load can accommodate an output swing to within 100 mV of V<sup>-</sup> and to 250 mV of V<sup>+</sup> (V<sub>S</sub> = ±5V) corresponding to a typical 9.65 V<sub>PP</sub> unclipped swing.



Figure 50. Steady State Output Sourcing Characteristics with Load Lines





Figure 51. Steady State Output Sinking Characteristics with Load Lines

#### **OUTPUT SHORT CIRCUIT CURRENT AND DISSIPATION ISSUES**

The LM7332 output stage is designed for maximum output current capability. Even though momentary output shorts to ground and either supply can be tolerated at all operating voltages, longer lasting short conditions can cause the junction temperature to rise beyond the absolute maximum rating of the device, especially at higher supply voltage conditions. Below supply voltage of 6V, the output short circuit condition can be tolerated indefinitely.

With the op amp tied to a load, the device power dissipation consists of the quiescent power due to the supply current flow into the device, in addition to power dissipation due to the load current. The load portion of the power itself could include an average value (due to a DC load current) and an AC component. DC load current would flow if there is an output voltage offset, or the output AC average current is non-zero, or if the op amp operates in a single supply application where the output is maintained somewhere in the range of linear operation. Therefore:

 $P_{TOTAL} = P_Q + P_{DC} + P_{AC}$ 

 $P_Q = I_S \cdot V_S$  Op Amp Quiescent Power Dissipation

 $P_{DC} = I_O \cdot (V_r - V_o)$  DC Load Power

P<sub>AC</sub> = See Table 1 Below AC Load Power

#### where:

- I<sub>S</sub>: Supply Current
- V<sub>S</sub>: Total Supply Voltage (V<sup>+</sup> V<sup>-</sup>)
- V<sub>O</sub>: Average Output Voltage
- V<sub>r</sub>: V<sup>+</sup> for sourcing and V<sup>-</sup> for sinking current

Table 1 below shows the maximum AC component of the load power dissipated by the op amp for standard Sinusoidal, Triangular, and Square Waveforms:

Table 1. Normalized AC Power Dissipated in the Output Stage for Standard Waveforms

| $P_{AC}$ (W. $\Omega/V^2$ ) |                         |                         |  |  |  |  |
|-----------------------------|-------------------------|-------------------------|--|--|--|--|
| Sinusoidal                  | Triangular              | Square                  |  |  |  |  |
| 50.7 x 10 <sup>-3</sup>     | 46.9 x 10 <sup>-3</sup> | 62.5 x 10 <sup>-3</sup> |  |  |  |  |



The table entries are normalized to  $V_S^2/R_L$ . To figure out the AC load current component of power dissipation, simply multiply the table entry corresponding to the output waveform by the factor  $V_S^2/R_L$ . For example, with  $\pm 12V$  supplies, a  $600\Omega$  load, and triangular waveform power dissipation in the output stage is calculated as:

$$P_{AC} = (46.9 \times 10^{-3}) \cdot [24^2/600] = 45.0 \text{ mW}$$
 (1)

The maximum power dissipation allowed at a certain temperature is a function of maximum die junction temperature ( $T_{J(MAX)}$ ) allowed, ambient temperature  $T_A$ , and package thermal resistance from junction to ambient,  $\theta_{JA}$ .

$$P_{D(MAX)} = \frac{T_{J(MAX)} - T_A}{\theta_{JA}}$$
 (2)

For the LM7332, the maximum junction temperature allowed is 150°C at which no power dissipation is allowed. The power capability at 25°C is given by the following calculations:

For VSSOP package:

$$P_{D(MAX)} = \frac{150 \text{°C} - 25 \text{°C}}{235 \text{°C/W}} = 0.53 \text{W}$$
(3)

For SOIC package:

$$P_{D(MAX)} = \frac{150 \text{ C} - 25 \text{ C}}{165 \text{ C/W}} = 0.76 \text{W}$$
(4)

Similarly, the power capability at 125°C is given by:

For VSSOP package:

$$P_{D(MAX)} = \frac{150 \text{ C} - 125 \text{ C}}{235 \text{ C/W}} = 0.11 \text{W}$$
 (5)

For SOIC package:

$$P_{D(MAX)} = \frac{150 \text{°C} - 125 \text{°C}}{165 \text{°C/W}} = 0.15 \text{W}$$
 (6)

Figure 52 shows the power capability vs. temperature for VSSOP and SOIC packages. The area under the maximum thermal capability line is the operating area for the device. When the device works in the operating area where  $P_{TOTAL}$  is less than  $P_{D(MAX)}$ , the device junction temperature will remain below 150°C. If the intersection of ambient temperature and package power is above the maximum thermal capability line, the junction temperature will exceed 150°C and this should be strictly prohibited.



Figure 52. Power Capability vs. Temperature

When high power is required and ambient temperature can't be reduced, providing air flow is an effective approach to reduce thermal resistance therefore to improve power capability.



#### APPLICATION HINTS ON SUPPLY DECOUPLING

The use of supply decoupling is mandatory in most applications. As with most relatively high speed/high output current op amps, best results are achieved when each supply line is decoupled with two capacitors; a small value ceramic capacitor ( $\sim 0.01~\mu F$ ) placed very close to the supply lead in addition to a large value Tantalum or Aluminum capacitor ( $> 4.7~\mu F$ ). The large capacitor can be shared by more than one device if necessary. The small ceramic capacitor maintains low supply impedance at high frequencies while the large capacitor will act as the charge "bucket" for fast load current spikes at the op amp output. The combination of these capacitors will provide supply decoupling and will help keep the op amp oscillation free under any load.

#### SIMILAR HIGH CURRENT OUTPUT DEVICES

The LM6172 has a higher GBW of 100 MHz and over 80 mA of current output. There is also a single version, the LM6171. The LM7372 has 120 MHz of GBW and 150 mA of current output. The LM7372 is available in an 8-pin SO PowerPAD, and 16-pin SOIC packages with higher power dissipation.

The LME49600 buffer has 250 mA of current out and a 110 MHz bandwidth. The LME49600 is available in a DDPAK/TO-263 package for higher power dissipation.

The LM7322 is a rail-to-rail input and output part with a slightly higher GBW of 20 MHz. It has current capability of 40 mA sourcing and 65 mA sinking, and can drive unlimited capacitive loads. The LM7322 is available in both VSSOP and SOIC packages.

Detailed information on these parts can be found at www.ti.com.

Product Folder Links: *LM7332* 



## **REVISION HISTORY**

| Ch | anges from Original (March 2013) to Revision A     | Pag | j€ |
|----|----------------------------------------------------|-----|----|
| •  | Changed layout of National Data Sheet to TI format | 1   | ξ  |





11-Apr-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        |                  | (3)                |              | (4)               |         |
| LM7332MA/NOPB    | ACTIVE | SOIC         | D       | 8    | 95      | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM733<br>2MA      | Samples |
| LM7332MAX/NOPB   | ACTIVE | SOIC         | D       | 8    | 2500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LM733<br>2MA      | Samples |
| LM7332MM/NOPB    | ACTIVE | VSSOP        | DGK     | 8    | 1000    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA5A              | Samples |
| LM7332MME/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA5A              | Samples |
| LM7332MMX/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 3500    | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AA5A              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.



## **PACKAGE OPTION ADDENDUM**

11-Apr-2013

| In no event shall TI's liability a | arising out of such in | nformation exceed the total r | ourchase price of the TI | part(s) at issue in this of | document sold by TI | to Customer on an annual basis. |
|------------------------------------|------------------------|-------------------------------|--------------------------|-----------------------------|---------------------|---------------------------------|
|                                    |                        |                               |                          |                             |                     |                                 |

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Mar-2013

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are norminal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM7332MAX/NOPB               | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM7332MM/NOPB                | VSSOP           | DGK                | 8 | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM7332MME/NOPB               | VSSOP           | DGK                | 8 | 250  | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LM7332MMX/NOPB               | VSSOP           | DGK                | 8 | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

www.ti.com 26-Mar-2013



\*All dimensions are nominal

| 7 ili dilitorio di c l'orinitali |              |                 |      |      |             |            |             |  |  |  |  |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |
| LM7332MAX/NOPB                   | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |  |  |  |  |
| LM7332MM/NOPB                    | VSSOP        | DGK             | 8    | 1000 | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LM7332MME/NOPB                   | VSSOP        | DGK             | 8    | 250  | 210.0       | 185.0      | 35.0        |  |  |  |  |
| LM7332MMX/NOPB                   | VSSOP        | DGK             | 8    | 3500 | 367.0       | 367.0      | 35.0        |  |  |  |  |

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>