

Data Sheet March 9, 2006 FN7279.2

## High Performance Pin Driver

The EL7155 high performance pin driver with 3-state is suited to many ATE and level-shifting applications. The 3.5A peak drive capability makes this part an excellent choice when driving high capacitance loads.

Output pins  $OUT_H$  and  $OUT_L$  are connected to input pins  $V_H$  and  $V_L$  respectively, depending on the status of the IN pin. One of the output pins is always in tri-state, except when the OE pin is active low, in which case both outputs are in 3-state mode. The isolation of the output FETs from the power supplies enables  $V_H$  and  $V_L$  to be set independently, enabling level-shifting to be implemented.

This pin driver has improved performance over existing pin drivers. It is specifically designed to operate at voltages down to 0V across the switch elements while maintaining good speed and on-resistance characteristics.

Available in 8 Ld SO and 8 Ld PDIP packages, the EL7155 is specified for operation over the full -40 $^{\circ}$ C to +85 $^{\circ}$ C temperature range.

### **Pinout**

EL7155 (8 LD PDIP, SO) TOP VIEW



#### Features

- · Clocking speeds up to 40MHz
- 15ns tr/tf at 2000pF C<sub>LOAD</sub>
- · 0.5ns rise and fall times mismatch
- 0.5ns T<sub>ON</sub>-T<sub>OFF</sub> prop delay mismatch
- · 3.5pF typical input capacitance
- · 3.5A peak drive
- Low on resistance of  $3.5\Omega$
- High capacitive drive capability
- Operates from 4.5V up to 16.5V
- Pb-free plus anneal available (RoHS compliant)

## **Applications**

- · ATE/burn-in testers
- · Level shifting
- · IGBT drivers
- · CCD drivers

## Ordering Information

| PART NUMBER             | PART<br>MARKING | TAPE & REEL | PACKAGE              | PKG.<br>DWG. # |
|-------------------------|-----------------|-------------|----------------------|----------------|
| EL7155CN                | EL7155CN        | -           | 8 Ld PDIP            | MDP0031        |
| EL7155CS                | 7155CS          | -           | 8 Ld SO              | MDP0027        |
| EL7155CS-T7             | 7155CS          | 7"          | 8 Ld SO              | MDP0027        |
| EL7155CS-T13            | 7155CS          | 13"         | 8 Ld SO              | MDP0027        |
| EL7155CSZ<br>(Note)     | 7155CSZ         | -           | 8 Ld SO<br>(Pb-free) | MDP0027        |
| EL7155CSZ-T7<br>(Note)  | 7155CSZ         | 7"          | 8 Ld SO<br>(Pb-free) | MDP0027        |
| EL7155CSZ-T13<br>(Note) | 7155CSZ         | 13"         | 8 Ld SO<br>(Pb-free) | MDP0027        |

NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## **Absolute Maximum Ratings** (T<sub>A</sub> = 25°C)

| Supply Voltage (V <sub>S</sub> + to V <sub>L</sub> )                 | Ambient Operating Temperature40°C to +85°C |
|----------------------------------------------------------------------|--------------------------------------------|
| $V_H$ - $V_L$ , $V_H$ to GND, $V_S$ + to $V_H$                       | Operating Junction Temperature             |
| Input Voltage0.3V below V <sub>L</sub> to +0.3V above V <sub>S</sub> | Power Dissipation see curves               |
| Continuous Output Current                                            |                                            |
| Storage Temperature Range65°C to +150°C                              |                                            |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

## **Electrical Specifications** $V_S$ + = +15V, $V_H$ = +15V, $V_L$ = 0V, $T_A$ = 25°C, unless otherwise specified.

| PARAMETER        | DESCRIPTION                                      | CONDITION                                                      | MIN | TYP  | MAX | UNIT |
|------------------|--------------------------------------------------|----------------------------------------------------------------|-----|------|-----|------|
| INPUT            |                                                  | •                                                              | Ш   |      |     |      |
| V <sub>IH</sub>  | Logic '1' Input Voltage                          |                                                                | 2.4 |      |     | V    |
| I <sub>IH</sub>  | Logic '1' Input Current                          | V <sub>IH</sub> = V <sub>S</sub> +                             |     | 0.1  | 10  | μA   |
| V <sub>IL</sub>  | Logic '0' Input Voltage                          |                                                                |     |      | 0.8 | V    |
| կլ               | Logic '0' Input Current                          | V <sub>IL</sub> = 0V                                           |     | 0.1  | 10  | μA   |
| C <sub>IN</sub>  | Input Capacitance                                |                                                                |     | 3.5  |     | pF   |
| R <sub>IN</sub>  | Input Resistance                                 |                                                                |     | 50   |     | ΜΩ   |
| OUTPUT           | -                                                |                                                                | 11  | 1    | 1   |      |
| R <sub>OVH</sub> | ON Resistance V <sub>H</sub> to OUT <sub>H</sub> | I <sub>OUT</sub> = -200mA                                      |     | 2.7  | 4.5 | Ω    |
| R <sub>OVL</sub> | ON Resistance V <sub>L</sub> to OUT <sub>L</sub> | I <sub>OUT</sub> = +200mA                                      |     | 3.5  | 5.5 | Ω    |
| lout             | Output Leakage Current                           | OE = 0V, OUT <sub>H</sub> = $V_L$ , OUT <sub>L</sub> = $V_S$ + |     | 0.1  | 10  | μA   |
| I <sub>PK</sub>  | Peak Output Current (linear resistive operation) | Source                                                         |     | 3.5  |     | Α    |
|                  |                                                  | Sink                                                           |     | 3.5  |     | Α    |
| I <sub>DC</sub>  | Continuous Output Current                        | Source/Sink                                                    | 200 |      |     | mA   |
| POWER SUPP       | LY                                               |                                                                | 11  | 1    | 1   | "    |
| Is               | Power Supply Current                             | Inputs = V <sub>S</sub> +                                      |     | 1.3  | 3   | mA   |
| I <sub>VH</sub>  | Off Leakage at V <sub>H</sub>                    | V <sub>H</sub> = 0V                                            |     | 4    | 10  | μA   |
| SWITCHING C      | HARACTERISTICS                                   |                                                                | 11  | 1    | 1   |      |
| t <sub>R</sub>   | Rise Time                                        | C <sub>L</sub> = 2000pF                                        |     | 14.5 |     | ns   |
| t <sub>F</sub>   | Fall Time                                        | C <sub>L</sub> = 2000pF                                        |     | 15   |     | ns   |
| $t_{RF\Delta}$   | t <sub>R</sub> , t <sub>F</sub> Mismatch         | C <sub>L</sub> = 2000pF                                        |     | 0.5  |     | ns   |
| t <sub>D-1</sub> | Turn-Off Delay Time                              | C <sub>L</sub> = 2000pF                                        |     | 9.5  |     | ns   |
| t <sub>D-2</sub> | Turn-On Delay Time                               | C <sub>L</sub> = 2000pF                                        |     | 10   |     | ns   |
| $t_{D\Delta}$    | t <sub>D-1</sub> -t <sub>D-2</sub> Mismatch      | C <sub>L</sub> = 2000pF                                        |     | 0.5  |     | ns   |
| t <sub>D-3</sub> | 3-state Delay Enable                             |                                                                |     | 10   |     | ns   |
| t <sub>D-4</sub> | 3-state Delay Disable                            |                                                                |     | 10   |     | ns   |

FN7279.2 March 9, 2006

## $\textbf{Electrical Specifications} \hspace{0.5cm} V_S + = +5V, \hspace{0.1cm} V_H = +5V, \hspace{0.1cm} V_L = -5V, \hspace{0.1cm} T_A = 25^{\circ}C, \hspace{0.1cm} \text{unless otherwise specified.}$

| PARAMETER        | DESCRIPTION                                      | CONDITION                                                      | MIN | TYP  | MAX | UNIT |
|------------------|--------------------------------------------------|----------------------------------------------------------------|-----|------|-----|------|
| INPUT            |                                                  | ·                                                              | •   |      |     |      |
| V <sub>IH</sub>  | Logic '1' Input Voltage                          |                                                                | 2.0 |      |     | V    |
| I <sub>IH</sub>  | Logic '1' Input Current                          | V <sub>IH</sub> = V <sub>S</sub> +                             |     | 0.1  | 10  | μΑ   |
| V <sub>IL</sub>  | Logic '0' Input Voltage                          |                                                                |     |      | 0.8 | V    |
| I <sub>IL</sub>  | Logic '0' Input Current                          | V <sub>IL</sub> = 0V                                           |     | 0.1  | 10  | μA   |
| C <sub>IN</sub>  | Input Capacitance                                |                                                                |     | 3.5  |     | pF   |
| R <sub>IN</sub>  | Input Resistance                                 |                                                                |     | 50   |     | MΩ   |
| OUTPUT           |                                                  |                                                                |     | 1    | 1   | 1    |
| R <sub>OVH</sub> | ON Resistance V <sub>H</sub> to OUT <sub>H</sub> | I <sub>OUT</sub> = -200mA                                      |     | 3.4  | 5   | Ω    |
| R <sub>OVL</sub> | ON Resistance V <sub>L</sub> to OUT <sub>L</sub> | I <sub>OUT</sub> = +200mA                                      |     | 4    | 6   | Ω    |
| lout             | Output Leakage Current                           | OE = 0V, OUT <sub>H</sub> = $V_L$ , OUT <sub>L</sub> = $V_S$ + |     | 0.1  | 10  | μA   |
| I <sub>PK</sub>  | Peak Output Current (linear resistive operation) | Source                                                         |     | 3.5  |     | Α    |
|                  |                                                  | Sink                                                           |     | 3.5  |     | Α    |
| I <sub>DC</sub>  | Continuous Output Current                        | Source/Sink                                                    | 200 |      |     | mA   |
| POWER SUPP       | LY                                               | ,                                                              |     | 1    | 1   | 1    |
| Is               | Power Supply Current                             | Inputs = V <sub>S</sub> +                                      |     | 1    | 2.5 | mA   |
| I <sub>VH</sub>  | Off Leakage at V <sub>H</sub>                    | V <sub>H</sub> = 0V                                            |     | 4    | 10  | μA   |
| SWITCHING CI     | HARACTERISTICS                                   | ,                                                              |     | 1    | 1   | 1    |
| t <sub>R</sub>   | Rise Time                                        | C <sub>L</sub> = 2000pF                                        |     | 17   |     | ns   |
| t <sub>F</sub>   | Fall Time                                        | C <sub>L</sub> = 2000pF                                        |     | 17   |     | ns   |
| $t_{RF\Delta}$   | t <sub>R</sub> , t <sub>F</sub> Mismatch         | C <sub>L</sub> = 2000pF                                        |     | 0    |     | ns   |
| t <sub>D-1</sub> | Turn-Off Delay Time                              | C <sub>L</sub> = 2000pF                                        |     | 11.5 |     | ns   |
| t <sub>D-2</sub> | Turn-On Delay Time                               | C <sub>L</sub> = 2000pF                                        |     | 12   |     | ns   |
| $t_{D\Delta}$    | t <sub>D-1</sub> -t <sub>D-2</sub> Mismatch      | C <sub>L</sub> = 2000pF                                        |     | 0.5  |     | ns   |
| t <sub>D-3</sub> | 3-state Delay Enable                             |                                                                |     | 11   |     | ns   |
| t <sub>D-4</sub> | 3-state Delay Disable                            |                                                                |     | 11   |     | ns   |

# Typical Performance Curves













<u>intersil</u>

## Typical Performance Curves (Continued)











## Truth Table

| OE | IN | V <sub>H</sub> to OUT <sub>H</sub> | OUT <sub>L</sub> to V <sub>S</sub> - |
|----|----|------------------------------------|--------------------------------------|
| 0  | 0  | Open                               | Open                                 |
| 0  | 1  | Open                               | Open                                 |
| 1  | 0  | Closed                             | Open                                 |
| 1  | 1  | Open                               | Closed                               |

# **Operating Voltage Range**

| PIN                               | MIN (V) | MAX (V)        |
|-----------------------------------|---------|----------------|
| $V_{L}$                           | -5      | 0              |
| V <sub>S</sub> + - V <sub>L</sub> | 5       | 16.5           |
| V <sub>H</sub> - V <sub>L</sub>   | 0       | 16.5           |
| V <sub>S</sub> + - V <sub>H</sub> | 0       | 16.5           |
| V <sub>S</sub> + - GND            | 5       | 16.5           |
| 3-State Output                    | VL      | V <sub>H</sub> |

## **Timing Diagrams**



# Standard Test Configuration



# Pin Descriptions

| Pin | Name | Function                | Equivalent Circuit                           |
|-----|------|-------------------------|----------------------------------------------|
| 1   | VS+  | Positive Supply Voltage |                                              |
| 2   | OE   | Output Enable           | INPUT O VLO                                  |
| 3   | IN   | Input                   | Reference Circuit 1                          |
| 4   | GND  | Ground                  |                                              |
| 5   | VL   | Negative Supply Voltage |                                              |
| 6   | OUTL | Lower Switch Output     | OUT <sub>L</sub> OUT <sub>L</sub> Outrouit 2 |
| 7   | OUTH | Upper Switch Output     | OUT <sub>H</sub> Circuit 3                   |
| 8   | VH   | Upper Output Voltage    |                                              |

# **Block Diagram**



## Applications Information

### **Product Description**

The EL7155 is a high performance 40MHz pin driver. It contains two analog switches connecting  $V_H$  to  $OUT_H$  and  $V_L$  to  $OUT_L$ . Depending on the value of the IN pin, one of the two switches will be closed and the other switch open. An output enable (OE) is also supplied which opens both switches simultaneously.

Due to the topology of the EL7155,  $V_L$  should always be connected to a voltage equal to, or lower than GND.  $V_H$  can be connected to any voltage between  $V_L$  and the positive supply,  $V_S$ +.

The EL7155 is available in both the 8 Ld SO and the 8 Ld PDIP packages. The relevant package should be chosen depending on the calculated power dissipation.

## 3-state Operation

When the OE pin is low, the output is 3-state (floating.) The output voltage is the parasitic capacitance's voltage. It can be any voltage between  $\mathsf{V}_H$  and  $\mathsf{V}_L$ , depending on the previous state. At 3-state, the output voltage can be pushed to any voltage between  $\mathsf{V}_H$  and  $\mathsf{V}_L$ . The output voltage can't be pushed higher than  $\mathsf{V}_H$  or lower than  $\mathsf{V}_L$  since the body diode at the output stage will turn on.

## Supply Voltage Range and Input Compatibility

The EL7155 is designed for operation on supplies from 5V to 15V (4.5V to 16.5V maximum). The table on page 6 shows the specifications for the relationship between the  $V_S^+$ ,  $V_H$ ,  $V_L$ , and GND pins.

All input pins are compatible with both 3V and 5V CMOS signals. With a positive supply ( $V_S+$ ) of 5V, the EL7155 is also compatible with TTL inputs.

#### Power Supply Bypassing

When using the EL7155, it is very important to use adequate power supply bypassing. The high switching currents developed by the EL7155 necessitate the use of a bypass capacitor between the  $V_S+$  and GND pins. It is recommended that a 2.2µF tantalum capacitor be used in parallel with a 0.1µF low-inductance ceramic MLC capacitor. These should be placed as close to the supply pins as possible. It is also recommended that the  $V_H$  and  $V_L$  pins have some level of bypassing, especially if the EL7155 is driving highly capacitive loads.

#### Power Dissipation Calculation

When switching at high speeds, or driving heavy loads, the EL7155 drive capability is limited by the rise in die temperature brought about by internal power dissipation. For reliable operation die temperature must be kept below  $T_{\mbox{\scriptsize JMAX}}$  (125°C). It is necessary to calculate the power dissipation for a given application prior to selecting the package type.

Power dissipation may be calculated:

$$PD = (V_S \times I_S) + (C_{INT} \times V_S^2 \times f) + (C_L \times V_{OUT}^2 \times f)$$

where:

 $V_S$  is the total power supply to the EL7155 (from  $V_S+$  to GND)

V<sub>OUT</sub> is the swing on the output (V<sub>H</sub> - V<sub>L</sub>)

C<sub>L</sub> is the load capacitance

C<sub>INT</sub> is the internal load capacitance (100pF max)

Is is the quiescent supply current (3mA max)

f is frequency

Having obtained the application's power dissipation, a maximum package thermal coefficient may be determined, to maintain the internal die temperature below T<sub>JMAX</sub>:

$$\theta_{JA} = \frac{(T_{JMAX} - T_{MAX})}{PD}$$

where:

T<sub>JMAX</sub> is the maximum junction temperature (125°C)

T<sub>MAX</sub> is the maximum operating temperature

PD is the power dissipation calculated above

 $\theta_{\mbox{\scriptsize JA}}$  thermal resistance on junction to ambient

 $\theta_{JA}$  is 160°C/W for the SO8 package and 100°C/W for the PDIP8 package when using a standard JEDEC JESD51-3 single-layer test board. If  $T_{JMAX}$  is greater than 125°C when calculated using the equation above, then one of the following actions must be taken:

Reduce  $\theta_{JA}$  the system by designing more heat-sinking into the PCB (as compared to the standard JEDEC JESD51-3)

Use the PDIP8 instead of the SO8 package

De-rate the application either by reducing the switching frequency, the capacitive load, or the maximum operating (ambient) temperature  $(T_{MAX})$ 

intersil FN7279.2 March 9, 2006







|        |       | DIM    | ENSION ' | <b>FABLE</b> |        |               |
|--------|-------|--------|----------|--------------|--------|---------------|
| Symbol | PDIP8 | PDIP14 | PDIP16   | PDIP18       | PDIP20 | Tolerance     |
| A      | 0.210 | 0.210  | 0.210    | 0.210        | 0.210  | MAX.          |
| A1     | 0.015 | 0.015  | 0.015    | 0.015        | 0.015  | MIN.          |
| A2     | 0.130 | 0.130  | 0.130    | 0.130        | 0.130  | +/- 0.005     |
| b      | 0.018 | 0.018  | 0.018    | 0.018        | 0.018  | +/- 0.002     |
| ъ2     | 0.060 | 0.060  | 0.060    | 0.060        | 0.060  | +0.010/-0.015 |
| С      | 0.010 | 0.010  | 0.010    | 0.010        | 0.010  | +0.004/-0.002 |
| D (1)  | 0.375 | 0.750  | 0.750    | 0.890        | 1.020  | +/- 0.010     |
| E      | 0.310 | 0.310  | 0.310    | 0.310        | 0.310  | +0.015/-0.010 |
| E1 (2) | 0.250 | 0.250  | 0.250    | 0.250        | 0.250  | +/- 0.005     |
| е      | 0.100 | 0.100  | 0.100    | 0.100        | 0.100  | Basic         |
| eA     | 0.300 | 0.300  | 0.300    | 0.300        | 0.300  | Basic         |
| eB     | 0.345 | 0.345  | 0.345    | 0.345        | 0.345  | +/- 0.025     |
| L      | 0.125 | 0.125  | 0.125    | 0.125        | 0.125  | +/- 0.010     |
| N      | 8     | 14     | 16       | 18           | 20     | Reference     |

| Drawing #: MDP0031 |
|--------------------|
| Rev: B             |
| Date: 2/26/99      |
| Units: Inches      |
| JEDEC Reg: MS-001  |
| <del>□</del>       |

PACKAGE OUTLINE DRAWING PLASTIC DUAL INLINE PACKAGE (PDIP) FAMILY



- (1) Plastic or metal protrusions of 0.010" maximum per side are not included.
- (2) Plastic interlead protrusions of 0.010" maximum per side are not included.
- are not included.

  (3) Dimensions E and eA are measured with the leads constrained perpendicular to the seating plane.

  (4) Dimension eB is measured with the lead tips unconstrained.

  (5) 8 and 16 lead packages have half end-leads as shown.



NOTE: The package drawing shown here may not be the latest version. To check the latest revision, please refer to the Intersil website at http://www.intersil.com/design/packages/index.asp

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

intersil