

## Programmable 1-PLL VCXO Clock Synthesizer With 1.8-V, 2.5-V, and 3.3-V Outputs

Check for Samples: CDCE913-Q1, CDCEL913-Q1

### **FEATURES**

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C6
- Member of Programmable Clock Generator Family
  - CDCE913, CDCEL913: 1 PLL, 3 Outputs
  - CDCE925, CDCEL925: 2-PLL, 5 Outputs
  - CDCE937, CDCEL937: 3-PLL, 7 Outputs
  - CDCE949, CDCEL949: 4-PLL, 9 Outputs
- In-System Programmability and EEPROM
  - Serial Programmable Volatile Register
  - Nonvolatile EEPROM to Store Customer Settings
- Flexible Input Clocking Concept
  - External Crystal: 8 MHz to 32 MHz
  - On-Chip VCXO: Pull Range ±150 ppm
  - Single-Ended LVCMOS up to 160 MHz
- Free Selectable Output Frequency up to 230 MHz
- Low-Noise PLL Core
  - PLL Loop Filter Components Integrated

- Low Period Jitter (Typical 50 ps)
- Separate Output Supply Pins
  - CDCE913-Q1: 3.3 V and 2.5 V
  - CDCEL913-Q1: 1.8 V
- Flexible Clock Driver
  - Three User-Definable Control Inputs [S0/S1/S2], for Example., SSC Selection, Frequency Switching, Output Enable, or Power Down
  - Generates Highly Accurate Clocks for Video, Audio, USB, IEEE1394, RFID, Bluetooth<sup>®</sup>, WLAN, Ethernet<sup>™</sup>, and GPS
  - Generates Common Clock Frequencies
     Used With TI- DaVinci™, OMAP™, DSPs
  - Programmable SSC Modulation
  - Enables 0-PPM Clock Generation
- 1.8-V Device Power Supply
- Wide Temperature Range –40°C to 125°C
- Packaged in TSSOP
- Development and Programming Kit for Easy PLL Design and Programming (TI Pro-Clock™)

## **APPLICATIONS**

 D-TV, STB, IP-STB, DVD-Player, DVD-Recorder, Printer



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DaVinci, OMAP, Pro-Clock are trademarks of Texas Instruments. Bluetooth is a registered trademark of Bluetooth SIG, Inc.. Ethernet is a trademark of Xerox Corporattion.



00/100/10 00/12 20/10



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### DESCRIPTION

The CDCE913-Q1 and CDCEL913-Q1 are modular PLL-based, low-cost, high-performance, programmable clock synthesizers, multipliers, and dividers. They generate up to three output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230 MHz, using the integrated configurable PLL.

The CDCx913 has separate output supply pins, V<sub>DDOUT</sub>, which is 1.8 V for CDCEL913-Q1 and 2.5 V to 3.3 V for CDCE913-Q1.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 to 20 pF. Additionally, a selectable on-chip VCXO allows synchronization of the output frequency to an external control signal, that is, the PWM signal.

The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, *Bluetooth*, Ethernet, GPS) or interface (USB, IEEE1394, memory stick) clocks from, for example, a 27-MHz reference input frequency.

The PLL supports SSC (spread-spectrum clocking). SSC can be center-spread or down-spread clocking, which is a common technique to reduce electromagnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristics.

The device supports non-volatile EEPROM programming for ease customization of the device to the application. It is preset to a factory default configuration (see the DEFAULT DEVICE CONFIGURATION section). It can be re-programmed to a different application configuration before PCB assembly, or re-programmed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface.

Three programmable control inputs, S0, S1, and S2, can be used to select different frequencies, change SSC setting for lowering EMI, or control other features like outputs disable to low, outputs 3-state, power down, PLL bypass, etc).

The CDCx913 operates in a 1.8-V environment. It operates in a temperature range of -40° C to 125° C.

### Terminal Functions for CDCE913-Q1, CDCEL913-Q1

| TE                 | RMINAL      | 1/0      | DECORPORTION                                                                                                                                                              |
|--------------------|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | PIN TSSOP14 | I/O      | DESCRIPTION                                                                                                                                                               |
| GND                | 5, 10       | Ground   | Ground                                                                                                                                                                    |
| S0                 | 2           | I        | User-programmable control input S0; LVCMOS inputs; 500-kΩ internal pullup                                                                                                 |
| SCL/S2             | 12          | 1        | SCL: serial clock input LVCMOS (default configuration), internal pullup 500 kΩ or S2: user-programmable control input; LVCMOS inputs; 500-kΩ internal pullup              |
| SDA/S1             | 13          | I/O or I | SDA: bidirectional serial data inputoutput (default configuration), LVCMOS internal pullup; or S1: user-programmable control input; LVCMOS inputs; 500-kΩ internal pullup |
| $V_{Ctrl}$         | 4           | I        | VCXO control voltage (leave open or pull up when not used)                                                                                                                |
| $V_{DD}$           | 3           | Power    | 1.8-V power supply for the device                                                                                                                                         |
| V                  | 6.7         | Dower    | CDCEL913-Q1: 1.8-V supply for all outputs                                                                                                                                 |
| V <sub>DDOUT</sub> | 6, 7        | Power    | CDCE913-Q1: 3.3-V or 2.5-V supply for all outputs                                                                                                                         |
| XinCLK             | 1           | I        | Crystal oscillator input or LVCMOS clock Input (selectable via SDA/SCL bus)                                                                                               |
| Xout               | 14          | 0        | Crystal oscillator output (leave open or pull up when not used)                                                                                                           |
| Y1-Y3              | 11, 9, 8    | 0        | LVCMOS outputs                                                                                                                                                            |

Submit Documentation Feedback





## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                       | VALUE                         | UNIT |
|------------------|-----------------------------------------------------------------------|-------------------------------|------|
| $V_{DD}$         | Supply voltage range                                                  | -0.5 to 2.5                   | V    |
| VI               | Input voltage range (2) (3)                                           | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| Vo               | Output voltage range <sup>(2)</sup>                                   | -0.5 to V <sub>DD</sub> + 0.5 | V    |
| I                | Input current (V <sub>I</sub> < 0, V <sub>I</sub> > V <sub>DD</sub> ) | 20                            | mA   |
| Io               | Continuous output current                                             | 50                            | mA   |
| T <sub>stg</sub> | Storage temperature range                                             | -65 to 150                    | °C   |
| TJ               | Maximum junction temperature                                          | 125                           | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (3) SDA and SCL can go up to 3.6 V as stated in the Recommended Operating Conditions table.

#### THERMAL INFORMATION

| (1)              |                                                             | CDCE913-Q1, CDCEL913-<br>Q1 |      |
|------------------|-------------------------------------------------------------|-----------------------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | PW                          | UNIT |
|                  |                                                             | 14 PINS                     |      |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 110.6                       | °CW  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 35.4                        | °CW  |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 53.6                        | °CW  |
| ΨЈТ              | Junction-to-top characterization parameter (5)              | 2.1                         | °CW  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 52.8                        | °CW  |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

NSTRUMENTS

www.ti.com

## **THERMAL INFORMATION (continued)**

|                  |                                                  | CDCE913-Q1, CDCEL913-<br>Q1 |      |
|------------------|--------------------------------------------------|-----------------------------|------|
|                  | THERMAL METRIC <sup>(1)</sup>                    | PW                          | UNIT |
|                  |                                                  | 14 PINS                     |      |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7) | NA                          | °CW  |

The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

PRODUCT PREVIEW



#### RECOMMENDED OPERATING CONDITIONS

|                                   |                                                                                    | MIN                 | NOM                 | MAX                 | UNIT |
|-----------------------------------|------------------------------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| $V_{DD}$                          | Device supply voltage                                                              | 1.7                 | 1.8                 | 1.9                 | V    |
| \ /                               | Output Yx supply voltage for CDCE913-Q1, V <sub>DDOUT</sub>                        | 2.3                 |                     | 3.6                 | V    |
| Vo                                | Output Yx supply voltage for CDCEL913-Q1, V <sub>DDOUT</sub>                       | 1.7                 |                     | 1.9                 | V    |
| V <sub>IL</sub>                   | Low-level input voltage, LVCMOS                                                    |                     |                     | 0.3 V <sub>DD</sub> | V    |
| V <sub>IH</sub>                   | High-level input voltage, LVCMOS                                                   | 0.7 V <sub>DD</sub> |                     |                     | V    |
| V <sub>I (thresh)</sub>           | Input voltage threshold, LVCMOS                                                    |                     | 0.5 V <sub>DD</sub> |                     | V    |
| .,                                | Input voltage range, S0                                                            | 0                   |                     | 1.9                 | V    |
| $V_{I(S)}$                        | Input voltage range S1, S2, SDA, SCL; V <sub>I(thresh)</sub> = 0.5 V <sub>DD</sub> | 0                   | 3.6                 |                     | V    |
| V <sub>I(CLK)</sub>               | Input voltage range CLK                                                            | 0                   |                     | 1.9                 | V    |
|                                   | Output current (V <sub>DDOUT</sub> = 3.3 V)                                        |                     |                     | ±12                 |      |
| I <sub>OH</sub> , I <sub>OL</sub> | Output current (V <sub>DDOUT</sub> = 2.5 V)                                        |                     |                     | ±10                 | mA   |
|                                   | Output current (V <sub>DDOUT</sub> = 1.8 V)                                        |                     |                     | ±8                  |      |
| C <sub>L</sub>                    | Output load, LVCMOS                                                                |                     |                     | 15                  | pF   |
| T <sub>A</sub>                    | Operating free-air temperature                                                     | -40                 |                     | 125                 | °C   |

## RECOMMENDED CRYSTAL AND VCXO SPECIFICATIONS(1)

|                                 |                                                                          | MIN  | NOM  | MAX      | UNIT |
|---------------------------------|--------------------------------------------------------------------------|------|------|----------|------|
| f <sub>Xtal</sub>               | Crystal input frequency range (fundamental mode)                         | 8    | 27   | 32       | MHz  |
| ESR                             | Effective series resistance                                              |      |      | 100      | Ω    |
| f <sub>PR</sub>                 | Pulling range (0 V $\leq$ V <sub>Ctrl</sub> $\leq$ 1.8 V) <sup>(2)</sup> | ±120 | ±150 |          | ppm  |
|                                 | Frequency control voltage, V <sub>Ctrl</sub>                             | 0    |      | $V_{DD}$ | V    |
| C <sub>0</sub> , C <sub>1</sub> | Pullability ratio                                                        |      |      | 220      |      |
| $C_L$                           | On-chip load capacitance at Xin and Xout                                 | 0    |      | 20       | pF   |

<sup>(1)</sup> For more information about VCXO configuration, and crystal recommendation, see application report (SCAA085).

## **EEPROM SPECIFICATION**

|       |                              | MIN | TYP  | MAX | UNIT   |
|-------|------------------------------|-----|------|-----|--------|
| EEcyc | Programming cycles of EEPROM | 100 | 1000 |     | cycles |
| EEret | Data retention               | 10  |      |     | years  |

<sup>(2)</sup> Pulling range depends on crystal type, on-chip crystal load capacitance, and PCB stray capacitance; pulling range of minimum ±120 ppm applies for crystal listed in the application report (SCAA085).



## **TIMING REQUIREMENTS**

over recommended ranges of supply voltage, load, and operating free-air temperature

|                                 |                                                           |                 | MIN | NOM MAX | UNIT   |  |  |  |
|---------------------------------|-----------------------------------------------------------|-----------------|-----|---------|--------|--|--|--|
| CLK_IN REQUIREMENTS             |                                                           |                 |     |         |        |  |  |  |
| 4                               | LVCMOS clock input frequency                              | PLL bypass mode | 0   | 160     | MHz    |  |  |  |
| † <sub>CLK</sub>                | EVENIOS Clock input frequency                             | PLL mode        | 8   | 160     | IVITIZ |  |  |  |
| t <sub>r</sub> , t <sub>f</sub> | t <sub>f</sub> Rise and fall time CLK signal (20% to 80%) |                 |     | 3       | ns     |  |  |  |
|                                 | Duty cycle CLK at V <sub>DD</sub> 2                       |                 | 40% | 60%     |        |  |  |  |

|                        |                                                  | STANDA<br>MOD   |      |     |     | UNIT |
|------------------------|--------------------------------------------------|-----------------|------|-----|-----|------|
|                        |                                                  | MIN MAX MIN MAX |      | MAX |     |      |
| SDA/SCL TIN            | MING REQUIREMENTS (see Figure 12)                |                 |      |     |     |      |
| f <sub>SCL</sub>       | SCL clock frequency                              | 0               | 100  | 0   | 400 | kHz  |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | 4.7             |      | 0.6 |     | μs   |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | 4               |      | 0.6 |     | μs   |
| t <sub>w(SCLL)</sub>   | SCL low-pulse duration                           | 4.7             |      | 1.3 |     | μs   |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | 4               |      | 0.6 |     | μs   |
| t <sub>h(SDA)</sub>    | SDA hold time (SDA valid after SCL low)          | 0               | 3.45 | 0   | 0.9 | μs   |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | 250             |      | 100 |     | ns   |
| t <sub>r</sub>         | SCL/SDA input rise time                          |                 | 1000 |     | 300 | ns   |
| t <sub>f</sub>         | SCL/SDA input fall time                          |                 | 300  |     | 300 | ns   |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | 4               |      | 0.6 |     | μs   |
| t <sub>BUS</sub>       | Bus free time between a STOP and START condition | 4.7             |      | 1.3 |     | μs   |



www.ti.com

## **DEVICE CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

| L PARAMETER                                                           | I.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |                                            |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Supply current (see Figure 3)                                         | All outputs off, $f_{CLK} = 27$ MHz,<br>$f_{VCO} = 135$ MHz;<br>$f_{OUT} = 27$ MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | All PLLS on Per PLL                                           |                                            | 11<br>9 |               | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Supply current (see Figure 4 and Figure 5)                            | No load, all outputs on,<br>$f_{OUT} = 27 \text{ MHz}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $V_{DDOUT} = 3.3 \text{ V}$ $V_{DDOUT} = 1.8 \text{ V}$       |                                            | 1.3     |               | mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Power-down current. Every circuit powered down except SDA/SCL         | f <sub>IN</sub> = 0 MHz,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>DD</sub> = 1.9 V                                       |                                            | 30      |               | μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Supply voltage V <sub>DD</sub> threshold for power-up control circuit |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 0.85                                       |         | 1.45          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| VCO frequency range of PLL                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 80                                         |         | 230           | MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| LVCMOS output frequency                                               | V <sub>DDOUT</sub> = 3.3 V<br>V <sub>DDOUT</sub> = 1.8 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               |                                            |         | 230<br>230    | MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| PARAMETER                                                             | 55001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                               |                                            |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| LVCMOS input voltage                                                  | $V_{DD} = 1.7 \text{ V}; I_1 = -18 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                               |                                            |         | -1.2          | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| LVCMOS input current                                                  | $V_{I} = 0 \text{ V or } V_{DD}; V_{DD} = 1.9 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               |                                            |         | ±5            | μΑ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| LVCMOS input current for S0, S1, S2                                   | $V_{I} = V_{DD}; V_{DD} = 1.9 \text{ V}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               |                                            |         | 5             | μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| LVCMOS input current for S0, S1, S2                                   | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 1.9 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                               |                                            |         | -4            | μA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Input capacitance at XinCLK                                           | V <sub>ICIk</sub> = 0 V or V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                               |                                            | 6       |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Input capacitance at Xout                                             | V <sub>IXout</sub> = 0 V or V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                               |                                            | 2       |               | pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Input capacitance at S0, S1, S2                                       | $V_{IS} = 0 \text{ V or } V_{DD}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                               |                                            | 3       |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| -Q1 - LVCMOS PARAMETER FOR V <sub>DDOUT</sub> =                       | 3.3 V – MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |                                            |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| !                                                                     | $V_{DDOUT} = 3 \text{ V}, I_{OH} = -0.1 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                               | 2.9                                        |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| LVCMOS high-level output voltage                                      | $V_{DDOUT} = 3 \text{ V}, I_{OH} = -8 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                               | 2.4                                        |         |               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OH} = -12 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               | 2.2                                        |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OL} = 0.1 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |                                            |         | 0.1           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| LVCMOS low-level output voltage                                       | $V_{DDOUT} = 3 \text{ V}, I_{OL} = 8 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                               |                                            |         | 0.5           | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                                                       | $V_{DDOUT} = 3 \text{ V}, I_{OL} = 12 \text{ mA}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                               |                                            |         | 8.0           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Propagation delay                                                     | • •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                               |                                            | 3.2     |               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Rise and fall time                                                    | V <sub>DDOUT</sub> = 3.3 V (20%–80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                               |                                            | 0.6     |               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       | 1 PLL switching, Y2-to-Y3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                               |                                            | 50      | 200           | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               |                                            | 60      |               | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| ·                                                                     | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                               |                                            |         | 440           | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 45%                                        |         | 55%           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| -Q1 - LVCMOS PARAMETER for V <sub>DDOUT</sub> = 2                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 2.5                                        |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| LVONO LI L.                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            |         |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| LVCIVIOS high-level output voltage                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 1.7                                        |         |               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 1.6                                        |         | 2.4           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| LVCMOS low lovel output valters                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            |         |               | 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| LV CiviOS low-level output voltage                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            |         |               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| Propagation delay                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            | 3.6     | 0.7           | no                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            |         |               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               |                                            |         | 200           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| * * *                                                                 | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               |                                            |         |               | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       | Ū.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |                                            | 00      |               | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                               | 150/                                       |         |               | ps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|                                                                       | Power-down current. Every circuit powered down except SDA/SCL  Supply voltage V <sub>DD</sub> threshold for power-up control circuit  VCO frequency range of PLL  LVCMOS output frequency  PARAMETER  LVCMOS input voltage  LVCMOS input current for S0, S1, S2  LVCMOS input current for S0, S1, S2  Input capacitance at XinCLK  Input capacitance at Xout  Input capacitance at S0, S1, S2  -Q1 - LVCMOS PARAMETER FOR V <sub>DDOUT</sub> =  LVCMOS high-level output voltage  LVCMOS low-level output voltage  Propagation delay  Rise and fall time  Cycle-to-cycle jitter (2) (3)  Peak-to-peak period jitter (3)  Output skew (4) , See Table 2  Output duty cycle (5)  -Q1 - LVCMOS PARAMETER for V <sub>DDOUT</sub> = 2  LVCMOS low-level output voltage  LVCMOS high-level output voltage  LVCMOS low-level output voltage  LVCMOS low-level output voltage  Cycle-to-cycle jitter (2) (3)  Peak-to-peak period jitter (3)  Output skew (4) , See Table 2  Output duty cycle (5)  Popagation delay  Rise and fall time  Cycle-to-cycle jitter (2) (3)  Peak-to-peak period jitter (3)  Output skew (4) , See Table 2  Output duty cycle (5) | Power-down current. Every circuit powered down except SDA/SCL | Supply current (see Figure 4 and Figure 5) | Note    | Tour = 27 MHz | Supply current (see Figure 4 and Figure 5)   Supply current (see Figure 6 and Figu |  |

- All typical values are at respective nominal  $V_{\text{DD}}$ .
- (2) (3) 10,000 cycles.
- Jitter depends on configuration. Jitter data is for input frequency = 27 MHz,  $f_{VCO}$  = 108 MHz,  $f_{OUT}$  = 27 MHz (measured at Y2). The tsk(o) specification is only valid for equal loading of each bank of outputs, and the outputs are generated from the same divider.
- odc depends on output rise and fall time (t<sub>r</sub>, t<sub>f</sub>); data sampled on rising edge (t<sub>r</sub>)



## **DEVICE CHARACTERISTICS (continued)**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                                           | TEST CONDITIONS                                            | MIN                 | TYP <sup>(1)</sup> | MAX                 | UNIT |
|-------------------------------------|-------------------------------------------|------------------------------------------------------------|---------------------|--------------------|---------------------|------|
|                                     |                                           | $V_{DDOUT} = 1.7 \text{ V}, I_{OH} = -0.1 \text{ mA}$      | 1.6                 |                    |                     |      |
| $V_{OH}$                            | LVCMOS high-level output voltage          | $V_{DDOUT} = 1.7 \text{ V}, I_{OH} = -4 \text{ mA}$        | 1.4                 |                    |                     | V    |
|                                     |                                           | $V_{DDOUT} = 1.7 \text{ V}, I_{OH} = -8 \text{ mA}$        | 1.1                 |                    |                     |      |
|                                     |                                           | $V_{DDOUT} = 1.7 \text{ V}, I_{OL} = 0.1 \text{ mA}$       |                     |                    | 0.1                 |      |
| $V_{OL}$                            | LVCMOS low-level output voltage           | $V_{DDOUT} = 1.7 \text{ V}, I_{OL} = 4 \text{ mA}$         |                     |                    | 0.3                 | V    |
|                                     |                                           | $V_{DDOUT} = 1.7 \text{ V}, I_{OL} = 8 \text{ mA}$         |                     |                    | 0.6                 |      |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                         | PLL bypass                                                 |                     | 2.6                |                     | ns   |
| t <sub>r</sub> , t <sub>f</sub>     | Rise and fall time                        | V <sub>DDOUT</sub> = 1.8 V (20%–80%)                       |                     | 0.7                |                     | ns   |
| t <sub>jit(cc)</sub>                | Cycle-to-cycle jitter (6) (7)             | 1 PLL switching, Y2-to-Y3                                  |                     | 80                 | 110                 | ps   |
| t <sub>jit(per)</sub>               | Peak-to-peak period jitter <sup>(7)</sup> | 1 PLL switching, Y2-to-Y3                                  |                     | 100                | 130                 | ps   |
| t <sub>sk(o)</sub>                  | Output skew <sup>(8)</sup> , See Table 2  | f <sub>OUT</sub> = 50 MHz; Y1-to-Y3                        |                     |                    | 50                  | ps   |
| odc                                 | Output duty cycle <sup>(9)</sup>          | f <sub>VCO</sub> = 100 MHz; Pdiv = 1                       | 45%                 |                    | 55%                 |      |
| SDA/SCL                             | PARAMETER                                 |                                                            |                     |                    |                     |      |
| V <sub>IK</sub>                     | SCL and SDA input clamp voltage           | V <sub>DD</sub> = 1.7 V; I <sub>I</sub> = -18 mA           |                     |                    | -1.2                | V    |
| I <sub>IH</sub>                     | SCL and SDA input current                 | V <sub>I</sub> = V <sub>DD</sub> ; V <sub>DD</sub> = 1.9 V |                     |                    | ±10                 | μΑ   |
| V <sub>IH</sub>                     | SDA/SCL input high voltage (10)           |                                                            | 0.7 V <sub>DD</sub> |                    |                     | V    |
| V <sub>IL</sub>                     | SDA/SCL input low voltage <sup>(10)</sup> |                                                            |                     |                    | 0.3 V <sub>DD</sub> | V    |
| V <sub>OL</sub>                     | SDA low-level output voltage              | I <sub>OL</sub> = 3 mA, V <sub>DD</sub> = 1.7 V            |                     |                    | 0.2 V <sub>DD</sub> | V    |
| Cı                                  | SCL/SDA input capacitance                 | $V_I = 0 \text{ V or } V_{DD}$                             |                     | 3                  | 10                  | pF   |

- (6) 10,000 cycles.
- (7) Jitter depends on configuration. Jitter data is for input frequency = 27 MHz, f<sub>VCO</sub> = 108 MHz, f<sub>OUT</sub> = 27 MHz (measured at Y2).
- (8) The tsk(o) specification is only valid for equal loading of each bank of outputs, and the outputs are generated from the same divider.
- (9) odc depends on output rise and fall time (t<sub>r</sub>, t<sub>f</sub>); data sampled on rising edge (t<sub>r</sub>)
- (10) SDA and SCL pins are 3.3-V tolerant.

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. Test Load



Figure 2. Test Load for 50-Ω Board Environment



#### TYPICAL CHARACTERISTICS









#### **APPLICATION INFORMATION**

#### **CONTROL TERMINAL CONFIGURATION**

The CDCE913-Q1 and CDCEL913-Q1 have three user-definable control terminals (S0, S1, and S2), which allow external control of device settings. They can be programmed to any of the following functions:

- Spread-spectrum clocking selection → spread type and spread amount selection
- Frequency selection → switching between any of two user-defined frequencies
- Output state selection → output configuration and power-down control

The user can predefine up to eight different control settings. Table 1 and Table 2 explain these settings.

**Table 1. Control Terminal Definition** 

| External Control Bits PLL1 Setting |                         |               |                         | Y1Setting                          |
|------------------------------------|-------------------------|---------------|-------------------------|------------------------------------|
| Control function                   | PLL frequency selection | SSC selection | Output Y2, Y3 selection | Output Y1 and power-down selection |

Table 2. PLLx Setting (Can Be Selected for Each PLL Individually)(1)

|   | SSC           | Selection (Center | and Down)             |          |        |        |
|---|---------------|-------------------|-----------------------|----------|--------|--------|
|   | SSCx [3 Bits] | -                 | Center                | Down     |        |        |
| 0 | 0             | 0                 | 0% (off)              | 0% (off) |        |        |
| 0 | 0             | 1                 | ±0.25%                | -0.25%   |        |        |
| 0 | 1             | 0                 | ±0.5%                 | -0.5%    |        |        |
| 0 | 1             | 1                 | ±0.75%                | -0.75%   |        |        |
| 1 | 0             | 0                 | ±1.0%                 | -1.0%    |        |        |
| 1 | 1 0           |                   | 0 1 ±1.25%            |          | ±1.25% | -1.25% |
| 1 | 1             | 0 ±1.5%           |                       | -1.5%    |        |        |
| 1 | 1             | 1 1 ±2.0%         |                       | -2.0%    |        |        |
|   | FF            | REQUENCY SELE     | CTION <sup>(2)</sup>  |          |        |        |
| ı | FSx           |                   | FUNCTION              |          |        |        |
|   | 0             | Frequency0        |                       |          |        |        |
|   | 1             | Frequency1        |                       |          |        |        |
|   | OUT           | PUT SELECTION(    | <sup>3)</sup> (Y2 Y3) |          |        |        |
| Y | 'xYx          | FUNCTION          |                       |          |        |        |
|   | 0             | State0            |                       |          |        |        |
|   | 1             | State1            |                       |          |        |        |

Center- and down-spread, Frequency0-Frequency1, and State0-State1 are user-definable in the PLLx configuration register.

(2) Frequency0 and Frequency1 can be any frequency within the specified f<sub>VCO</sub> range.

Table 3. Y1 Setting<sup>(1)</sup>

| Y1 SELECTION |          |  |  |  |  |  |  |  |
|--------------|----------|--|--|--|--|--|--|--|
| Y1           | FUNCTION |  |  |  |  |  |  |  |
| 0            | State0   |  |  |  |  |  |  |  |
| 1            | State1   |  |  |  |  |  |  |  |

(1) State0 and State1 are user definable in the generic configuration register and can be power down, 3-state, low, or active.

<sup>(3)</sup> State0-State1 selection is valid for both outputs of the corresponding PLL module and can be power down, 3-state, low, or active.



The S1SDA and S2SCL pins of the CDCE913-Q1 and CDCEL913-Q1 are dual-function pins. In the default configuration, they are defined as SDA/SCL for the serial programming interface. They can be programmed as control pins (S1 and S2) by setting the appropriate bits in the EEPROM. Note that changes to the control register (Bit [6] of byte 02h) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL).

S0 is **not** a multi-use pin; it is a control pin only.

#### **DEFAULT DEVICE CONFIGURATION**

The internal EEPROM of CDCE913-Q1 and CDCEL913-Q1 is pre-configured with a factory default configuration as shown in Figure 6 (The input frequency is passed through the output as a default). This allows the device to operate in default mode without the extra production step of programming it. The default setting appears after power is supplied or after a power-down and power-up sequence until the device is reprogrammed by the user to a different application configuration. A new register setting is programmed via the serial SDA/SCL interface.



Figure 6. Default Configuration

Table 4 shows the factory default setting for the Control Terminal Register. Note that even though eight different register settings are possible, in the default configuration, only the first two settings (0 and 1) can be selected with S0, as S1 and S2 are configured as programming pins in default mode.

|           |                 |    | •                | •                   | •             |                  |
|-----------|-----------------|----|------------------|---------------------|---------------|------------------|
|           |                 |    | Y1               |                     | PLL1 Settings |                  |
| Exter     | nal Control Pin | s  | Output Selection | Frequency Selection | SSC Selection | Output Selection |
| S2        | S1              | S0 | Y1               | FS1                 | SSC1          | Y2Y3             |
| SCL (I2C) | SDA (I2C)       | 0  | 3-state          | f <sub>VCO1_0</sub> | off           | 3-state          |
| SCL (I2C) | SDA (I2C)       | 1  | Enabled          | f <sub>VCO1 0</sub> | off           | Enabled          |

Table 4. Factory Default Setting for Control Terminal Register (1)

(1) In default mode or when programmed respectively, S1 and S2 act as serial programming interface, SDA/SCL. They do not have any control-pin function but they are internally interpreted as if S1 = 0 and S2 = 0. S0, however, is a control pin, which in the default mode switches all outputs ON or OFF (as previously predefined).

#### SDA/SCL SERIAL INTERFACE

The CDCE913-Q1 and CDCEL913-Q1 operate as a slave device of the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C specification. It operates in the standard-mode transfer (up to 100 kbits) and fast-mode transfer (up to 400 kbits) and supports 7-bit addressing.

The S1SDA and S2SCL pins of the CDCE913-Q1 and CDCEL913-Q1 are dual-function pins. In the default configuration, they are used as the SDA/SCL serial programming interface. They can be re-programmed as general-purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, byte **02h**, bit **[6]**.

SCAS918 - JUNE 2013



www.ti.com

#### DATA PROTOCOL

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For Byte WriteRead operations, the system controller can individually access addressed bytes.

For Block WriteRead operations, the bytes are accessed in sequential order from lowest to highest byte (with most-significant bit first) with the ability to stop after any complete byte has been transferred. The numbers of bytes read out are defined by Byte Count in the generic configuration register. At the Block Read instruction, all bytes defined in Byte Count must be read out to finish the read cycle correctly.

Once a byte has been sent, it is written into the internal register and is effective immediately. This applies to each transferred byte, regardless of whether this is a Byte Write or a Block Write sequence.

If the EEPROM write cycle is initiated, the internal SDA registers are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read out during the programming sequence (Byte Read or Block Read). The programming status can be monitored by EEPIP, byte 01h-bit 6.

The offset of the indexed byte is encoded in the command code, as described in Table 5.

|                            |    |    |    |    | •  |                   |                   |     |  |
|----------------------------|----|----|----|----|----|-------------------|-------------------|-----|--|
| DEVICE                     | A6 | A5 | A4 | А3 | A2 | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |  |
| CDCE913-Q1,<br>CDCEL913-Q1 | 1  | 1  | 0  | 0  | 1  | 0                 | 1                 | 10  |  |
| CDCE925, CDCEL925          | 1  | 1  | 0  | 0  | 1  | 0                 | 0                 | 10  |  |
| CDCE937, CDCEL937          | 1  | 1  | 0  | 1  | 1  | 0                 | 1                 | 10  |  |
| CDCE949, CDCEL949          | 1  | 1  | 0  | 1  | 1  | 0                 | 0                 | 10  |  |

Table 5. Slave Receiver Address (7 Bits)

#### **COMMAND CODE DEFINITION**

**Table 6. Command Code Definition** 

| BIT   | DESCRIPTION                                                                   |
|-------|-------------------------------------------------------------------------------|
| 7     | 0 = Block Read or Block Write operation 1 = Byte Read or Byte Write operation |
| (6:0) | Byte offset for Byte Read, Block Read, Byte Write, and Block Write operations |

#### **Generic Programming Sequence**



Figure 7. Generic Programming Sequence

PRODUCT PREVIEW

Address bits A0 and A1 are programmable via the SDA/SCL bus (byte 01, bits [1:0]. This allows addressing up to 4 devices connected to the same SDA/SCL bus. The least-significant bit of the address byte designates a write or read operation.



## **Byte Write Programming Sequence**



Figure 8. Byte Write Protocol

## **Byte Read Programming Sequence**



Figure 9. Byte Read Protocol

## **Block Write Programming Sequence**



(1) Data byte 0 bits [7:0] is reserved for Revision Code and Vendor Identification. Also, it is used for internal test purpose and should not be overwritten.

Figure 10. Block Write Protocol

## **Block Read Programming Sequence**



Figure 11. Block Read Protocol

## Timing Diagram for the SDA/SCL Serial Control Interface



Figure 12. Timing Diagram for SDA/SCL Serial Control Interface



#### SDA/SCL HARDWARE INTERFACE

Figure 13 shows how the CDCE913-Q1 and CDCEL913-Q1 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus, but it may be necessary to reduce the speed (400 kHz is the maximum) if many devices are connected.

Note that the pullup resistors ( $R_P$ ) depend on the supply voltage, bus capacitance, and number of connected devices. The recommended pullup value is 4.7 k $\Omega$ . It must meet the minimum sink current of 3 mA at  $V_{OI}$  max = 0.4 V for the output stages (for more details see the SMBus or  $I^2C$  Bus specification).



Figure 13. SDA SCL Hardware Interface

#### SDA/SCL CONFIGURATION REGISTERS

The clock input, control pins, PLLs, and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCE913-Q1 and CDCEL913-Q1. All settings can be manually written into the device via the SDA/SCL bus or easily programmed by using the TI Pro-Clock™ software. TI Pro-Clock™ software allows the user to quickly make all settings and automatically calculates the values for optimized performance at lowest jitter.

Table 7. SDA/SCL Registers

| Address Offset | Register Description           | Table    |
|----------------|--------------------------------|----------|
| 00h            | Generic configuration register | Table 9  |
| 10h            | PLL1 configuration register    | Table 10 |

The grey-highlighted bits, described in the configuration register tables in the following pages, belong to the control terminal register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2. See the Control Terminal Configuration section.

Submit Documentation Feedback

# Table 8. Configuration Register, External Control Terminals

|   |                          |          |                   | Y1               |                     | PLL1 Settings |                  |
|---|--------------------------|----------|-------------------|------------------|---------------------|---------------|------------------|
|   | External Control<br>Pins |          | ntrol             | Output Selection | Frequency Selection | SSC Selection | Output Selection |
| Ī | S2                       | S2 S1 S0 |                   | Y1               | FS1                 | SSC1          | Y2Y3             |
| 0 | 0                        | 0        | 0                 | Y1_0             | FS1_0               | SSC1_0        | Y2Y3_0           |
| 1 | 0                        | 0        | 1                 | Y1_1             | FS1_1               | SSC1_1        | Y2Y3_1           |
| 2 | 0                        | 1        | 0                 | Y1_2             | FS1_2               | SSC1_2        | Y2Y3_2           |
| 3 | 0                        | 1        | 1                 | Y1_3             | FS1_3               | SSC1_3        | Y2Y3_3           |
| 4 | 1                        | 0        | 0                 | Y1_4             | FS1_4               | SSC1_4        | Y2Y3_4           |
| 5 | 1                        | 0        | 1                 | Y1_5             | FS1_5               | SSC1_5        | Y2Y3_5           |
| 6 | 1                        | 1        | 0                 | Y1_6             | FS1_6               | SSC1_6        | Y2Y3_6           |
| 7 | 1                        | 1        | 1                 | Y1_7             | FS1_7               | SSC1_7        | Y2Y3_7           |
|   | Addr                     | ess offs | et <sup>(1)</sup> | 04h              | 13h                 | 10h–12h       | 15h              |

<sup>(1)</sup> Address offset refers to the byte address in the configuration register in Table 9 and Table 10.

SCAS918 - JUNE 2013 www.ti.com

#### **Table 9. Generic Configuration Register**

| Offset <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym     | Default <sup>(3)</sup> |                                                                                                             |                                                                                                                                                                                                                                                                           | Description               |                                             |  |  |  |  |  |  |  |  |
|-----------------------|--------------------|-------------|------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------|--|--|--|--|--|--|--|--|
|                       | 7                  | E_EL        | Xb                     | Device identification (read-only): 1 is CDC                                                                 | Description vice identification (read-only): 1 is CDCE913-Q1 (3.3 V out), 0 is CDCEL913-Q1 (1.8 V out)                                                                                                                                                                    |                           |                                             |  |  |  |  |  |  |  |  |
| 00h                   | 6:4                | RID         | Xb                     | Revision identification number (read-only)                                                                  | vision identification number (read-only)                                                                                                                                                                                                                                  |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 3:0                | VID         | 1h                     | Vendor identification number (read-only)                                                                    | dor identification number (read-only)                                                                                                                                                                                                                                     |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 7                  | -           | 0b                     | Reserved – always write 0  0 – EEPROM programming is completed.                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 6                  | EEPIP       | 0b                     | EEPROM programming Status4: (4) (read-c                                                                     | ogramming is completed.<br>n programming mode.                                                                                                                                                                                                                            |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 5                  | EELOCK      | 0b                     | Permanently lock EEPROM data <sup>(5)</sup>                                                                 | Permanently lock EEPROM data <sup>(5)</sup> 0 – EEPROM is not locked. 1 – EEPROM is permanently locked.                                                                                                                                                                   |                           |                                             |  |  |  |  |  |  |  |  |
| 01h                   | 4                  | PWDN        | 0b                     | Note: PWDN cannot be set to 1 in the EE                                                                     | Device power down (overwrites S0, S1, S2 setting; configuration register settings are unchanged) Note: PWDN cannot be set to 1 in the EEPROM.  0 – Device active (PLL1 and all outputs are enabled) 1 – Device power down (PLL1 in power down and all outputs in 3-state) |                           |                                             |  |  |  |  |  |  |  |  |
|                       |                    |             |                        |                                                                                                             | 00 - Xtal                                                                                                                                                                                                                                                                 |                           | 10 - LVCMOS                                 |  |  |  |  |  |  |  |  |
|                       | 3:2                | INCLK       | 00b                    | Input clock selection:                                                                                      | 01 – VCXO                                                                                                                                                                                                                                                                 |                           | 11 – Reserved                               |  |  |  |  |  |  |  |  |
|                       | 1:0                | SLAVE_ADR   | 01b                    | Address bits A0 and A1 of the slave receive                                                                 | er address                                                                                                                                                                                                                                                                |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 7                  | M1          | 1b                     | Clock source selection for output Y1:                                                                       | 1 – PLL1 clock                                                                                                                                                                                                                                                            |                           |                                             |  |  |  |  |  |  |  |  |
|                       |                    |             |                        | Operation mode selection for pins 12 and 13 <sup>(6)</sup>                                                  |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 6                  | SPICON      | 0b                     | 0 – Serial programming interface SDA (pin 13) and SCL (pin 12) 1 – Control pins S1 (pin 13) and S2 (pin 12) |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
| 02h                   | 5:4                | Y1_ST1      | 11b                    | Y1-State0, State1 definition                                                                                |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 3:2                | Y1_ST0      | 01b                    | 00 – Device power down (all P<br>outputs in 3-State)<br>01 – Y1 disabled to 3-state                         | LLs in power d                                                                                                                                                                                                                                                            | own and all               | 10 – Y1 disabled to low<br>11 – Y1 enabled  |  |  |  |  |  |  |  |  |
|                       | 1:0                | Pdiv1 [9:8] | 001h                   | 10-bit Y1-output-divider Pdiv1:                                                                             |                                                                                                                                                                                                                                                                           |                           | - Divider reset and stand-by                |  |  |  |  |  |  |  |  |
| 03h                   | 7:0                | Pdiv1 [7:0] | 00111                  | 10-bit 11-output-divider Paiv1.                                                                             |                                                                                                                                                                                                                                                                           | 1 to 1023 – Divider value |                                             |  |  |  |  |  |  |  |  |
|                       | 7                  | Y1_7        | 0b                     |                                                                                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 6                  | Y1_6        | 0b                     |                                                                                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 5                  | Y1_5        | 0b                     |                                                                                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
| 04h                   | 4                  | Y1_4        | 0b                     | Y1 x State Selection <sup>(7)</sup>                                                                         |                                                                                                                                                                                                                                                                           | 0 - State0 (prede         | efined by Y1_ST0)                           |  |  |  |  |  |  |  |  |
| 0411                  | 3                  | Y1_3        | 0b                     | 11_X State Selection                                                                                        |                                                                                                                                                                                                                                                                           | 1 – State1 (prede         | efined by Y1_ST1)                           |  |  |  |  |  |  |  |  |
|                       | 2                  | Y1_2        | 0b                     |                                                                                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 1                  | Y1_1        | 1b                     |                                                                                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
|                       | 0                  | Y1_0        | 0b                     |                                                                                                             |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |
| 05h                   | 7:3                | XCSEL       | 0Ah                    | Crystal load capacitor selection <sup>(8)</sup>                                                             | 00h – 0 pF<br>01h – 1 pF<br>02h – 2 pF<br>:14h to 1                                                                                                                                                                                                                       | Fh – 20 pF                | Vctr C Xin XCSEL = 10pF Xoul 20pF 2 VCXO XO |  |  |  |  |  |  |  |  |
|                       | 2:0                |             | 0b                     | Reserved – do not write other than 0                                                                        |                                                                                                                                                                                                                                                                           |                           |                                             |  |  |  |  |  |  |  |  |

- Writing data beyond '20h may affect device function.
- (2)All data transferred with the MSB first
- (3) Unless customer-specific setting
- During EEPROM programming, no data is allowed to be sent to the device via the SDA/SCL bus until the programming sequence is completed. Data, however, can be read out during the programming sequence (Byte Read or Block Read).
- If this bit is set to high in the EEPROM, the actual data in the EEPROM is permanently locked. No further programming is possible. Data, however can still be written via SDA/SCL bus to the internal register to change device function on the fly. But new data can no longer be saved to the EEPROM. EELOCK is effective only if written into the EEPROM.
- Selection of control pins is effective only if written into the ÉEPROM. Once written into the EEPROM, the serial programming pins are no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL), and the two slave receiver address bits are reset to A0 = 0 and A1 = 0.
- These are the bits of the control terminal register (see Table 8). The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2.
- The internal load capacitor (C1, C2) must be used to achieve the best clock performance. External capacitors should be used only to finely adjust C<sub>L</sub> by a few picofarads. The value of C<sub>L</sub> can be programmed with a resolution of 1 pF for a crystal load range of 0 pF to 20 pF. For C<sub>L</sub> > 20 pF, use additional external capacitors. Also, the value of the device input capacitance must be considered which always adds 1.5 pF (6 pF2 pF) to the selected C<sub>L</sub>. For more information about VCXO configuration and crystal recommendation, see application report SCAA085.

PRODUCT PREVIEW

www.ti.com

## Table 9. Generic Configuration Register (continued)

| Offset <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym | Default <sup>(3)</sup> | Description                                                                                                                                                                        |  |  |  |  |  |
|-----------------------|--------------------|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 06h                   | 7:1                | BCOUNT  | 20h                    | 7-bit byte count (defines the number of bytes which will be sent from this device at the next <i>Block Read</i> transfer); all byt be read out to finish the read cycle correctly. |  |  |  |  |  |
| OON                   | 0                  | EEWRITE | 0b                     | Initiate EEPROM write cycle (4) (9) 0- No EEPROM write cycle (1 - Start EEPROM write cycle (internal registers are saved to the EEPROM)                                            |  |  |  |  |  |
| 07h-0Fh               |                    | _       | 0h                     | Unused address range                                                                                                                                                               |  |  |  |  |  |

The EEPROM WRITE bit must be sent last. This ensures that the content of all internal registers are stored in the EEPROM. The EEWRITE cycle is initiated with the rising edge of the EEWRITE bit. A static level-high does not trigger an EEPROM WRITE cycle. The EEWRITE bit must be reset to low after the programming is completed. The programming status can be monitored by reading out EEPIP. If EELOCK is set to high, no EEPROM programming is possible.

## **Table 10. PLL1 Configuration Register**

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym      | Default (3) | DESCRIPTION                                                                                                                                               |  |  |  |  |
|-----------------------|--------------------|--------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                       | 7:5                | SSC1_7 [2:0] | 000b        | SSC1: PLL1 SSC selection (modulation amount). (4)                                                                                                         |  |  |  |  |
| 10h                   | 4:2                | SSC1_6 [2:0] | 000b        | Down Center                                                                                                                                               |  |  |  |  |
|                       | 1:0                | SSC1_5 [2:1] | 0001        | - 000 (off) 000 (off)<br>001 - 0.25% 001 ± 0.25%                                                                                                          |  |  |  |  |
|                       | 7                  | SSC1_5 [0]   | 000b        | 010 - 0.5% 010 ± 0.5%                                                                                                                                     |  |  |  |  |
| 441                   | 6:4                | SSC1_4 [2:0] | 000b        | 011 – 0.75%<br>100 – 1.0%<br>011 ± 0.75%<br>100 ± 1.0%                                                                                                    |  |  |  |  |
| 11h                   | 3:1                | SSC1_3 [2:0] | 000b        | 101 – 1.25% 101 ± 1.25%                                                                                                                                   |  |  |  |  |
|                       | 0                  | SSC1_2 [2]   | 0001        | 110 – 1.5%<br>111 – 2.0%<br>111 ± 2.0%                                                                                                                    |  |  |  |  |
|                       | 7:6                | SSC1_2 [1:0] | 000b        |                                                                                                                                                           |  |  |  |  |
| 12h                   | 5:3                | SSC1_1 [2:0] | 000b        |                                                                                                                                                           |  |  |  |  |
|                       | 2:0                | SSC1_0 [2:0] | 000b        |                                                                                                                                                           |  |  |  |  |
|                       | 7                  | FS1_7        | 0b          | FS1_x: PLL1 frequency selection (4)                                                                                                                       |  |  |  |  |
|                       | 6                  | FS1_6        | 0b          |                                                                                                                                                           |  |  |  |  |
|                       | 5                  | FS1_5        | 0b          |                                                                                                                                                           |  |  |  |  |
| 405                   | 4                  | FS1_4        | 0b          |                                                                                                                                                           |  |  |  |  |
| 13h                   | 3                  | FS1_3        | 0b          | 0 – f <sub>VCO1_0</sub> (predefined by PLL1_0 – multiplier or divider value) 1 – f <sub>VCO1_1</sub> (predefined by PLL1_1 – multiplier or divider value) |  |  |  |  |
|                       | 2                  | FS1_2        | 0b          | - 1 1/CO1_1 (prodefined by 1 EE1_1                                                                                                                        |  |  |  |  |
|                       | 1                  | FS1_1        | 0b          |                                                                                                                                                           |  |  |  |  |
|                       | 0                  | FS1_0        | 0b          |                                                                                                                                                           |  |  |  |  |
| 14h                   | 7                  | MUX1         | 1b          | PLL1 multiplexer: 0 - PLL1<br>1 - PLL1 bypass (PLL1 is in power down)                                                                                     |  |  |  |  |
|                       | 6                  | M2           | 1b          | Output Y2 multiplexer: 0 - Pdiv1 1 - Pdiv2                                                                                                                |  |  |  |  |
|                       | 5:4                | M3           | 10b         | Output Y3 Multiplexer:  00 - Pdiv1-divider 01 - Pdiv2-divider 10 - Pdiv3-divider 11 - Reserved                                                            |  |  |  |  |
|                       | 3:2                | Y2Y3_ST1     | 11b         | 00 – Y2, Y3 disabled to high-impedance state (PLL1 is in power                                                                                            |  |  |  |  |
|                       | 1:0                | Y2Y3_ST0     | 01b         | Y2, Y3-State0, State1 definition:  down) 01 – Y2, Y3 disabled to high-impedance state 10–Y2, Y3 disabled to low 11 – Y2, Y3 enabled                       |  |  |  |  |
|                       | 7                  | Y2Y3_7       | 0b          | Y2Y3_x output state selection. (4)                                                                                                                        |  |  |  |  |
|                       | 6                  | Y2Y3_6       | 0b          |                                                                                                                                                           |  |  |  |  |
|                       | 5                  | Y2Y3_5       | 0b          |                                                                                                                                                           |  |  |  |  |
| 15h                   | 4                  | Y2Y3_4       | 0b          |                                                                                                                                                           |  |  |  |  |
| 1011                  | 3                  | Y2Y3_3       | 0b          | 0 – State0 (predefined by Y2Y3_ST0)<br>1 – State1 (predefined by Y2Y3_ST1)                                                                                |  |  |  |  |
|                       | 2                  | Y2Y3_2       | 0b          |                                                                                                                                                           |  |  |  |  |
|                       | 1                  | Y2Y3_1       | 1b          |                                                                                                                                                           |  |  |  |  |
|                       | 0                  | Y2Y3_0       | 0b          |                                                                                                                                                           |  |  |  |  |

- Writing data beyond 20h may adversely affect device function.
- All data is transferred MSB-first.
- Unless a custom setting is used
- The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.



## Table 10. PLL1 Configuration Register (continued)

| OFFSET <sup>(1)</sup> | Bit <sup>(2)</sup> | Acronym        | Default (3) |                                                                                                                                                                             | DESCRIPTION                                                                                                                                              |  |  |  |
|-----------------------|--------------------|----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 16h                   | 7                  | SSC1DC         | 0b          | PLL1 SSC down and center selection:                                                                                                                                         | 0 – Down<br>1 – Center                                                                                                                                   |  |  |  |
| 16h 6:0               |                    | Pdiv2          | 01h         | 7-bit Y2-output-divider Pdiv2:                                                                                                                                              | 0 – Reset and stand-by<br>1 to 127 – Divider value                                                                                                       |  |  |  |
|                       | 7                  | _              | 0b          | Reserved – do not write others than                                                                                                                                         | 0                                                                                                                                                        |  |  |  |
| 17h                   | 6:0                | Pdiv3          | 01h         | 7-bit Y3-output-divider Pdiv3:                                                                                                                                              | 0 – Reset and stand-by<br>1 to 127 – Divider value                                                                                                       |  |  |  |
| 18h                   | 7:0                | PLL1_0N [11:4] | 004h        |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
| 40h                   | 7:4                | PLL1_0N [3:0]  | 00411       |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
| 19h                   | 3:0                | PLL1_0R [8:5]  | 000h        | (5)                                                                                                                                                                         |                                                                                                                                                          |  |  |  |
| 4.4.5                 | 7:3                | PLL1_0R[4:0]   | - 000h      | PLL1_0 <sup>(5)</sup> : 30-bit multiplier or divider value for frequency $f_{VCO10}$ (for more information, see the <i>PLL Multiplier or Divider Definition</i> paragraph). |                                                                                                                                                          |  |  |  |
| 1Ah                   | 2:0                | PLL1_0Q [5:3]  | 405         |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
|                       | 7:5                | PLL1_0Q [2:0]  | 10h         |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
|                       | 4:2                | PLL1_0P [2:0]  | 010b        |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
| 1Bh                   | 1:0                | VCO1_0_RANGE   | 00b         | f <sub>VCO1_0</sub> range selection:                                                                                                                                        | 00 − $f_{VCO1_0}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO1_0}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO1_0}$ < 175 MHz<br>11 − $f_{VCO1_0}$ ≥ 175 MHz             |  |  |  |
| 1Ch                   | 7:0                | PLL1_1N [11:4] | - 004h      |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
| 4Db                   | 7:4                | PLL1_1N [3:0]  | 00411       |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
| 1Dh                   | 3:0                | PLL1_1R [8:5]  | - 000h      | (5)                                                                                                                                                                         |                                                                                                                                                          |  |  |  |
| 1Eh                   | 7:3                | PLL1_1R[4:0]   | UUUN        | PLL1_1 (5): 30-bit multiplier or divider (for more information see the PLL M                                                                                                |                                                                                                                                                          |  |  |  |
|                       | 2:0                | PLL1_1Q [5:3]  | 10h         | (10. 11.01.0 11.10.11.10.11 000 11.10 7 22 11.1                                                                                                                             | anaphor of 2 mao. 2 cmmao. 1,1                                                                                                                           |  |  |  |
| 1Fh                   | 7:5                | PLL1_1Q [2:0], | - 10h       |                                                                                                                                                                             |                                                                                                                                                          |  |  |  |
|                       | 4:2                | PLL1_1P [2:0]  | 010b        | ]                                                                                                                                                                           |                                                                                                                                                          |  |  |  |
|                       | 1:0                | VCO1_1_RANGE   | 00b         | f <sub>VCO1_1</sub> range selection:                                                                                                                                        | 00 − $f_{VCO1_{-1}}$ < 125 MHz<br>01 − 125 MHz ≤ $f_{VCO1_{-1}}$ < 150 MHz<br>10 − 150 MHz ≤ $f_{VCO1_{-1}}$ < 175 MHz<br>11 − $f_{VCO1_{-1}}$ ≥ 175 MHz |  |  |  |

(5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

SCAS918 - JUNE 2013



#### **PLL Multiplier or Divider Definition**

At a given input frequency ( $f_{IN}$ ), the output frequency ( $f_{OUT}$ ) of the CDCE913-Q1 or CDCEL913-Q1 can be calculated:

$$f_{\text{OUT}} = \frac{f_{\text{IN}}}{\text{Pdiv}} \times \frac{N}{M} \tag{1}$$

where

M (1 to 511) and N (1 to 4095) are the multiplier or divide values of the PLL; Pdiv (1 to 127) is the output divider.

The target VCO frequency ( $f_{VCO}$ ) of each PLL can be calculated:

$$f_{\text{VCO}} = f_{\text{IN}} \times \frac{N}{M} \tag{2}$$

The PLL internally operates as fractional divider and needs the following multiplier or divider settings:

N

• 
$$P = 4 - int \left(log_2 \frac{N}{M}\right) [if P < 0 then P = 0]$$

• 
$$Q = int \left( \frac{N'}{M} \right)$$

• 
$$R = N' - M \times Q$$

where

$$N' = N \times 2^{P}$$
  
 $N \ge M$   
 $80 \text{ MHz} \le f_{VCO} \le 230 \text{ MHz}$   
 $16 \le q \le 63$   
 $0 \le p \le 4$   
 $0 \le r \le 51$ 

#### **Example:**

for 
$$f_{IN} = 27$$
 MHz; M = 1; N = 4; Pdiv = 2 for  $f_{IN} = 27$  MHz; M = 2; N = 11; Pdiv = 2  $\rightarrow$   $f_{OUT} = 54$  MHz  $\rightarrow$   $f_{OUT} = 74.25$  MHz  $\rightarrow$   $f_{VCO} = 108$  MHz  $\rightarrow$   $f_{VCO} = 148.50$  MHz  $\rightarrow$  P = 4 - int(log<sub>2</sub>4) = 4 - 2 = 2  $\rightarrow$  N' = 4 x 2<sup>2</sup> = 16  $\rightarrow$  N' = 11 x 2<sup>2</sup> = 44  $\rightarrow$  Q = int(16) = 16  $\rightarrow$  Q = int(22) = 22  $\rightarrow$  R = 44 - 44 = 0

The values for P, Q, R, and N' are automatically calculated when using TI Pro-Clock™ software.





20-Jun-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| CDCE913PW        | ACTIVE  | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE913              | Samples |
| CDCE913PWG4      | ACTIVE  | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE913              | Samples |
| CDCE913PWR       | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE913              | Samples |
| CDCE913PWRG4     | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE913              | Samples |
| CDCE913QPWRQ1    | PREVIEW | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 125   | CE913Q               |         |
| CDCE925PW        | ACTIVE  | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE925              | Samples |
| CDCE925PWG4      | ACTIVE  | TSSOP        | PW                 | 16   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE925              | Samples |
| CDCE925PWR       | ACTIVE  | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE925              | Samples |
| CDCE925PWRG4     | ACTIVE  | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE925              | Samples |
| CDCE937PW        | ACTIVE  | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE937              | Samples |
| CDCE937PWG4      | ACTIVE  | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE937              | Samples |
| CDCE937PWR       | ACTIVE  | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE937              | Samples |
| CDCE937PWRG4     | ACTIVE  | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CDCE937              | Samples |
| CDCEL913IPWRQ1   | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CEL913Q              | Samples |
| CDCEL913PW       | ACTIVE  | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CKEL913              | Samples |
| CDCEL913PWG4     | ACTIVE  | TSSOP        | PW                 | 14   | 90             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CKEL913              | Samples |
| CDCEL913PWR      | ACTIVE  | TSSOP        | PW                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM  | -40 to 85    | CKEL913              | Samples |





20-Jun-2013

| Orderable Device | Status | Package Type | _       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        |                  | (3)                |              | (4/5)          |         |
| CDCEL913PWRG4    | ACTIVE | TSSOP        | PW      | 14   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKEL913        | Samples |
| CDCEL925PW       | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKEL925        | Samples |
| CDCEL925PWG4     | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKEL925        | Samples |
| CDCEL925PWR      | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKEL925        | Samples |
| CDCEL925PWRG4    | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CKEL925        | Samples |
| CDCEL937PW       | ACTIVE | TSSOP        | PW      | 20   | 70   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL937       | Samples |
| CDCEL937PWG4     | ACTIVE | TSSOP        | PW      | 20   | 70   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL937       | Samples |
| CDCEL937PWR      | ACTIVE | TSSOP        | PW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL937       | Samples |
| CDCEL937PWRG4    | ACTIVE | TSSOP        | PW      | 20   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL937       | Samples |
| CDCEL949PW       | ACTIVE | TSSOP        | PW      | 24   | 60   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949       | Samples |
| CDCEL949PWG4     | ACTIVE | TSSOP        | PW      | 24   | 60   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949       | Samples |
| CDCEL949PWR      | ACTIVE | TSSOP        | PW      | 24   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949       | Samples |
| CDCEL949PWRG4    | ACTIVE | TSSOP        | PW      | 24   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



## PACKAGE OPTION ADDENDUM

20-Jun-2013

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CDCE937, CDCEL913, CDCEL913-Q1, CDCEL937:

- Catalog: CDCEL913
- Automotive: CDCE937-Q1, CDCEL913-Q1, CDCEL937-Q1

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects

## PACKAGE MATERIALS INFORMATION

www.ti.com 20-Jun-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCE913PWR     | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CDCE925PWR     | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CDCE937PWR     | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| CDCE949PWR     | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| CDCEL913IPWRQ1 | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CDCEL913PWR    | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CDCEL925PWR    | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CDCEL937PWR    | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

www.ti.com 20-Jun-2013



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| CDCE913PWR     | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |  |
| CDCE925PWR     | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |
| CDCE937PWR     | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |
| CDCE949PWR     | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |  |
| CDCEL913IPWRQ1 | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |  |
| CDCEL913PWR    | TSSOP        | PW              | 14   | 2000 | 367.0       | 367.0      | 35.0        |  |
| CDCEL925PWR    | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |
| CDCEL937PWR    | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |  |

PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
  - Sody length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



PW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>