

04R-00424-1.0

## 8-Pin Small Outline Integrated Circuit Package (SOIC) - Wire Bond

- All dimensions and tolerances conform to ASME Y14.5M 1994.
- Controlling dimension is in millimeters.
- Pin 1 may be indicated by an ID dot, or a special feature, in its proximity on package surface.

| Package Information        |                                 |                             |  |
|----------------------------|---------------------------------|-----------------------------|--|
| Description                | Specification                   |                             |  |
| Ordering Code Reference    | S                               |                             |  |
| Package Acronym            | SOIC                            |                             |  |
| Substrate Material         | Copper                          |                             |  |
| Lead Finish (plating)      | Pb-free: NiPdAu (Preplated)     | Pb-free: NiPdAu (Preplated) |  |
| JEDEC Outline Reference    | MS-012 Variation: AA            |                             |  |
| Lead Coplanarity           | 0.1 mm                          |                             |  |
| Weight                     | 0.1 g (Typ.)                    |                             |  |
| Moisture Sensitivity Level | Printed on moisture barrier bag |                             |  |

| ckage Outline Dimension Table |             |      |      |  |
|-------------------------------|-------------|------|------|--|
| Symbol                        | Millimeters |      |      |  |
|                               | Min.        | Nom. | Max. |  |
| А                             | 1.35        | -    | 1.75 |  |
| A1                            | 0.10        | -    | 0.25 |  |
| A2                            | 1.25        | -    | 1.65 |  |
| D                             | 4.90 BSC    |      |      |  |
| E                             | 6.00 BSC    |      |      |  |
| E1                            | 3.90 BSC    |      |      |  |
| L                             | 0.40        | -    | 1.27 |  |
| L1                            | 1.04 REF    |      |      |  |
| b                             | 0.31        | -    | 0.51 |  |
| c                             | 0.17        | -    | 0.25 |  |
| е                             | 1.27 BSC    |      |      |  |
| θ                             | 0°          | -    | 8°   |  |

## Package Outline



Table 1 shows the revision history for this document.

## Table 1. Document Revision History

| Date      | Version | Changes         |
|-----------|---------|-----------------|
| July 2011 | 1.0     | Initial release |



101 Innovation Drive San Jose, CA 95134 www.altera.com © 2011 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX are Reg. U.S. Pat. & Tm. Off. and/or trademarks of Altera Corporation in the U.S. and other countries. All other trademarks and service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera asymes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.